Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 2 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 23164f1 | 2009-04-16 21:30:44 +0200 | [diff] [blame] | 3 | * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h] |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 4 | * |
| 5 | * Copyright (C) 2005 Ivan Kokshaysky |
| 6 | * Copyright (C) SAN People |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 7 | * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de) |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 8 | * |
| 9 | * Power Management Controller (PMC) - System peripherals registers. |
| 10 | * Based on AT91RM9200 datasheet revision E. |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef AT91_PMC_H |
| 14 | #define AT91_PMC_H |
| 15 | |
Andreas Bießmann | e0a501f | 2013-10-30 15:18:22 +0100 | [diff] [blame] | 16 | #ifdef __ASSEMBLY__ |
| 17 | |
Jens Scharsig | 58aa563 | 2011-02-19 06:17:02 +0000 | [diff] [blame] | 18 | #define AT91_ASM_PMC_MOR (ATMEL_BASE_PMC + 0x20) |
| 19 | #define AT91_ASM_PMC_PLLAR (ATMEL_BASE_PMC + 0x28) |
| 20 | #define AT91_ASM_PMC_PLLBR (ATMEL_BASE_PMC + 0x2c) |
| 21 | #define AT91_ASM_PMC_MCKR (ATMEL_BASE_PMC + 0x30) |
| 22 | #define AT91_ASM_PMC_SR (ATMEL_BASE_PMC + 0x68) |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 23 | |
Andreas Bießmann | e0a501f | 2013-10-30 15:18:22 +0100 | [diff] [blame] | 24 | #else |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 25 | |
| 26 | #include <asm/types.h> |
| 27 | |
| 28 | typedef struct at91_pmc { |
| 29 | u32 scer; /* 0x00 System Clock Enable Register */ |
| 30 | u32 scdr; /* 0x04 System Clock Disable Register */ |
| 31 | u32 scsr; /* 0x08 System Clock Status Register */ |
| 32 | u32 reserved0; |
| 33 | u32 pcer; /* 0x10 Peripheral Clock Enable Register */ |
| 34 | u32 pcdr; /* 0x14 Peripheral Clock Disable Register */ |
| 35 | u32 pcsr; /* 0x18 Peripheral Clock Status Register */ |
Sergey Matyukevich | d25010d | 2010-06-09 23:09:06 +0400 | [diff] [blame] | 36 | u32 uckr; /* 0x1C UTMI Clock Register */ |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 37 | u32 mor; /* 0x20 Main Oscilator Register */ |
| 38 | u32 mcfr; /* 0x24 Main Clock Frequency Register */ |
| 39 | u32 pllar; /* 0x28 PLL A Register */ |
| 40 | u32 pllbr; /* 0x2C PLL B Register */ |
| 41 | u32 mckr; /* 0x30 Master Clock Register */ |
Sergey Matyukevich | d25010d | 2010-06-09 23:09:06 +0400 | [diff] [blame] | 42 | u32 reserved1; |
| 43 | u32 usb; /* 0x38 USB Clock Register */ |
| 44 | u32 reserved2; |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 45 | u32 pck[4]; /* 0x40 Programmable Clock Register 0 - 3 */ |
| 46 | u32 reserved3[4]; |
| 47 | u32 ier; /* 0x60 Interrupt Enable Register */ |
| 48 | u32 idr; /* 0x64 Interrupt Disable Register */ |
| 49 | u32 sr; /* 0x68 Status Register */ |
| 50 | u32 imr; /* 0x6C Interrupt Mask Register */ |
| 51 | u32 reserved4[4]; |
| 52 | u32 pllicpr; /* 0x80 Change Pump Current Register (SAM9) */ |
Wenyou Yang | e8b98b1 | 2016-02-03 10:16:47 +0800 | [diff] [blame] | 53 | u32 reserved5[24]; |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 54 | u32 wpmr; /* 0xE4 Write Protect Mode Register (CAP0) */ |
| 55 | u32 wpsr; /* 0xE8 Write Protect Status Register (CAP0) */ |
Wenyou Yang | e8b98b1 | 2016-02-03 10:16:47 +0800 | [diff] [blame] | 56 | u32 reserved6[5]; |
Bo Shen | 0b15c11 | 2013-05-12 22:40:52 +0000 | [diff] [blame] | 57 | u32 pcer1; /* 0x100 Periperial Clock Enable Register 1 */ |
| 58 | u32 pcdr1; /* 0x104 Periperial Clock Disable Register 1 */ |
| 59 | u32 pcsr1; /* 0x108 Periperial Clock Status Register 1 */ |
| 60 | u32 pcr; /* 0x10c Periperial Control Register */ |
| 61 | u32 ocr; /* 0x110 Oscillator Calibration Register */ |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 62 | } at91_pmc_t; |
| 63 | |
| 64 | #endif /* end not assembly */ |
| 65 | |
| 66 | #define AT91_PMC_MOR_MOSCEN 0x01 |
| 67 | #define AT91_PMC_MOR_OSCBYPASS 0x02 |
Bo Shen | 699d3f7 | 2014-03-19 14:48:44 +0800 | [diff] [blame] | 68 | #define AT91_PMC_MOR_MOSCRCEN 0x08 |
Marek Vasut | c7cbf22 | 2016-05-14 23:43:19 +0200 | [diff] [blame] | 69 | #define AT91_PMC_MOR_OSCOUNT(x) (((x) & 0xff) << 8) |
| 70 | #define AT91_PMC_MOR_KEY(x) (((x) & 0xff) << 16) |
Bo Shen | 699d3f7 | 2014-03-19 14:48:44 +0800 | [diff] [blame] | 71 | #define AT91_PMC_MOR_MOSCSEL (1 << 24) |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 72 | |
Marek Vasut | c7cbf22 | 2016-05-14 23:43:19 +0200 | [diff] [blame] | 73 | #define AT91_PMC_PLLXR_DIV(x) ((x) & 0xFF) |
| 74 | #define AT91_PMC_PLLXR_PLLCOUNT(x) (((x) & 0x3F) << 8) |
| 75 | #define AT91_PMC_PLLXR_OUT(x) (((x) & 0x03) << 14) |
Wenyou Yang | c64a75a | 2015-10-30 09:55:52 +0800 | [diff] [blame] | 76 | #if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \ |
| 77 | defined(CONFIG_SAMA5D4) |
Marek Vasut | c7cbf22 | 2016-05-14 23:43:19 +0200 | [diff] [blame] | 78 | #define AT91_PMC_PLLXR_MUL(x) (((x) & 0x7F) << 18) |
Bo Shen | 9d508b5 | 2013-11-15 11:12:35 +0800 | [diff] [blame] | 79 | #else |
Marek Vasut | c7cbf22 | 2016-05-14 23:43:19 +0200 | [diff] [blame] | 80 | #define AT91_PMC_PLLXR_MUL(x) (((x) & 0x7FF) << 16) |
Bo Shen | 9d508b5 | 2013-11-15 11:12:35 +0800 | [diff] [blame] | 81 | #endif |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 82 | #define AT91_PMC_PLLAR_29 0x20000000 |
| 83 | #define AT91_PMC_PLLBR_USBDIV_1 0x00000000 |
| 84 | #define AT91_PMC_PLLBR_USBDIV_2 0x10000000 |
| 85 | #define AT91_PMC_PLLBR_USBDIV_4 0x20000000 |
| 86 | |
Jens Scharsig | e354235 | 2010-02-14 12:20:43 +0100 | [diff] [blame] | 87 | #define AT91_PMC_MCFR_MAINRDY 0x00010000 |
| 88 | #define AT91_PMC_MCFR_MAINF_MASK 0x0000FFFF |
Wenyou Yang | f5fb545 | 2017-09-13 14:58:48 +0800 | [diff] [blame] | 89 | #define AT91_PMC_MCFR_RCMEAS 0x00100000 |
| 90 | #define AT91_PMC_MCFR_CCSS_XTAL_OSC 0x01000000 |
Jens Scharsig | e354235 | 2010-02-14 12:20:43 +0100 | [diff] [blame] | 91 | |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 92 | #define AT91_PMC_MCKR_CSS_SLOW 0x00000000 |
| 93 | #define AT91_PMC_MCKR_CSS_MAIN 0x00000001 |
| 94 | #define AT91_PMC_MCKR_CSS_PLLA 0x00000002 |
| 95 | #define AT91_PMC_MCKR_CSS_PLLB 0x00000003 |
| 96 | #define AT91_PMC_MCKR_CSS_MASK 0x00000003 |
| 97 | |
Wenyou Yang | c64a75a | 2015-10-30 09:55:52 +0800 | [diff] [blame] | 98 | #if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \ |
| 99 | defined(CONFIG_SAMA5D4) || \ |
Bo Shen | 9c70939 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 100 | defined(CONFIG_AT91SAM9X5) || defined(CONFIG_AT91SAM9N12) |
Bo Shen | 0b15c11 | 2013-05-12 22:40:52 +0000 | [diff] [blame] | 101 | #define AT91_PMC_MCKR_PRES_1 0x00000000 |
| 102 | #define AT91_PMC_MCKR_PRES_2 0x00000010 |
| 103 | #define AT91_PMC_MCKR_PRES_4 0x00000020 |
| 104 | #define AT91_PMC_MCKR_PRES_8 0x00000030 |
| 105 | #define AT91_PMC_MCKR_PRES_16 0x00000040 |
| 106 | #define AT91_PMC_MCKR_PRES_32 0x00000050 |
| 107 | #define AT91_PMC_MCKR_PRES_64 0x00000060 |
| 108 | #define AT91_PMC_MCKR_PRES_MASK 0x00000070 |
| 109 | #else |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 110 | #define AT91_PMC_MCKR_PRES_1 0x00000000 |
| 111 | #define AT91_PMC_MCKR_PRES_2 0x00000004 |
| 112 | #define AT91_PMC_MCKR_PRES_4 0x00000008 |
| 113 | #define AT91_PMC_MCKR_PRES_8 0x0000000C |
| 114 | #define AT91_PMC_MCKR_PRES_16 0x00000010 |
| 115 | #define AT91_PMC_MCKR_PRES_32 0x00000014 |
| 116 | #define AT91_PMC_MCKR_PRES_64 0x00000018 |
| 117 | #define AT91_PMC_MCKR_PRES_MASK 0x0000001C |
Bo Shen | 0b15c11 | 2013-05-12 22:40:52 +0000 | [diff] [blame] | 118 | #endif |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 119 | |
clagix@gmail.com | 34fb6a6 | 2010-12-06 08:03:37 +0000 | [diff] [blame] | 120 | #ifdef CONFIG_AT91RM9200 |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 121 | #define AT91_PMC_MCKR_MDIV_1 0x00000000 |
| 122 | #define AT91_PMC_MCKR_MDIV_2 0x00000100 |
clagix@gmail.com | 34fb6a6 | 2010-12-06 08:03:37 +0000 | [diff] [blame] | 123 | #define AT91_PMC_MCKR_MDIV_3 0x00000200 |
| 124 | #define AT91_PMC_MCKR_MDIV_4 0x00000300 |
| 125 | #define AT91_PMC_MCKR_MDIV_MASK 0x00000300 |
| 126 | #else |
| 127 | #define AT91_PMC_MCKR_MDIV_1 0x00000000 |
| 128 | #define AT91_PMC_MCKR_MDIV_2 0x00000100 |
Bo Shen | 0b15c11 | 2013-05-12 22:40:52 +0000 | [diff] [blame] | 129 | #define AT91_PMC_MCKR_MDIV_3 0x00000300 |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 130 | #define AT91_PMC_MCKR_MDIV_4 0x00000200 |
| 131 | #define AT91_PMC_MCKR_MDIV_MASK 0x00000300 |
clagix@gmail.com | 34fb6a6 | 2010-12-06 08:03:37 +0000 | [diff] [blame] | 132 | #endif |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 133 | |
Heiko Schocher | f1e3a8c | 2014-10-31 08:31:04 +0100 | [diff] [blame] | 134 | #define AT91_PMC_MCKR_PLLADIV_MASK 0x00003000 |
Bo Shen | 52e45c9 | 2013-11-15 11:12:34 +0800 | [diff] [blame] | 135 | #define AT91_PMC_MCKR_PLLADIV_1 0x00000000 |
| 136 | #define AT91_PMC_MCKR_PLLADIV_2 0x00001000 |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 137 | |
Bo Shen | 5864590 | 2014-11-10 15:24:02 +0800 | [diff] [blame] | 138 | #define AT91_PMC_MCKR_H32MXDIV 0x01000000 |
| 139 | |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 140 | #define AT91_PMC_IXR_MOSCS 0x00000001 |
| 141 | #define AT91_PMC_IXR_LOCKA 0x00000002 |
| 142 | #define AT91_PMC_IXR_LOCKB 0x00000004 |
| 143 | #define AT91_PMC_IXR_MCKRDY 0x00000008 |
| 144 | #define AT91_PMC_IXR_LOCKU 0x00000040 |
| 145 | #define AT91_PMC_IXR_PCKRDY0 0x00000100 |
| 146 | #define AT91_PMC_IXR_PCKRDY1 0x00000200 |
| 147 | #define AT91_PMC_IXR_PCKRDY2 0x00000400 |
| 148 | #define AT91_PMC_IXR_PCKRDY3 0x00000800 |
Bo Shen | 699d3f7 | 2014-03-19 14:48:44 +0800 | [diff] [blame] | 149 | #define AT91_PMC_IXR_MOSCSELS 0x00010000 |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 150 | |
Bo Shen | 52e0009 | 2014-08-06 17:24:54 +0800 | [diff] [blame] | 151 | #define AT91_PMC_PCR_PID_MASK (0x3f) |
Wenyou Yang | 522f5a6 | 2015-10-30 09:47:02 +0800 | [diff] [blame] | 152 | #define AT91_PMC_PCR_GCKCSS (0x7 << 8) |
Wenyou Yang | 8c772bd | 2016-07-20 17:55:12 +0800 | [diff] [blame] | 153 | #define AT91_PMC_PCR_GCKCSS_MASK 0x07 |
| 154 | #define AT91_PMC_PCR_GCKCSS_OFFSET 8 |
| 155 | #define AT91_PMC_PCR_GCKCSS_(x) ((x & 0x07) << 8) |
Wenyou Yang | 522f5a6 | 2015-10-30 09:47:02 +0800 | [diff] [blame] | 156 | #define AT91_PMC_PCR_GCKCSS_SLOW_CLK (0x0 << 8) |
| 157 | #define AT91_PMC_PCR_GCKCSS_MAIN_CLK (0x1 << 8) |
| 158 | #define AT91_PMC_PCR_GCKCSS_PLLA_CLK (0x2 << 8) |
| 159 | #define AT91_PMC_PCR_GCKCSS_UPLL_CLK (0x3 << 8) |
| 160 | #define AT91_PMC_PCR_GCKCSS_MCK_CLK (0x4 << 8) |
| 161 | #define AT91_PMC_PCR_GCKCSS_AUDIO_CLK (0x5 << 8) |
Bo Shen | 52e0009 | 2014-08-06 17:24:54 +0800 | [diff] [blame] | 162 | #define AT91_PMC_PCR_CMD_WRITE (0x1 << 12) |
Wenyou Yang | 522f5a6 | 2015-10-30 09:47:02 +0800 | [diff] [blame] | 163 | #define AT91_PMC_PCR_DIV (0x3 << 16) |
| 164 | #define AT91_PMC_PCR_GCKDIV (0xff << 20) |
Wenyou Yang | 8c772bd | 2016-07-20 17:55:12 +0800 | [diff] [blame] | 165 | #define AT91_PMC_PCR_GCKDIV_MASK 0xff |
| 166 | #define AT91_PMC_PCR_GCKDIV_OFFSET 20 |
| 167 | #define AT91_PMC_PCR_GCKDIV_(x) ((x & 0xff) << 20) |
Bo Shen | 52e0009 | 2014-08-06 17:24:54 +0800 | [diff] [blame] | 168 | #define AT91_PMC_PCR_EN (0x1 << 28) |
Wenyou Yang | 522f5a6 | 2015-10-30 09:47:02 +0800 | [diff] [blame] | 169 | #define AT91_PMC_PCR_GCKEN (0x1 << 29) |
Bo Shen | 52e0009 | 2014-08-06 17:24:54 +0800 | [diff] [blame] | 170 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 171 | #define AT91_PMC_PCK (1 << 0) /* Processor Clock */ |
| 172 | #define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */ |
Erik van Luijk | ebaa800 | 2015-08-13 15:43:20 +0200 | [diff] [blame] | 173 | #define AT91_PMC_DDR (1 << 2) /* DDR Clock */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 174 | #define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */ |
| 175 | #define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */ |
| 176 | #define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 177 | #define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */ |
| 178 | #define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */ |
| 179 | #define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */ |
| 180 | #define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */ |
| 181 | #define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */ |
| 182 | #define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */ |
| 183 | #define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */ |
| 184 | |
Jean-Christophe PLAGNIOL-VILLARD | 23164f1 | 2009-04-16 21:30:44 +0200 | [diff] [blame] | 185 | #define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */ |
| 186 | #define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */ |
| 187 | #define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */ |
| 188 | #define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI PLL Start-up Time */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 189 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 190 | #define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */ |
Bo Shen | 6834865 | 2015-01-16 10:55:46 +0800 | [diff] [blame] | 191 | #define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass [SAM9x] */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 192 | #define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */ |
Andreas Bießmann | e0a501f | 2013-10-30 15:18:22 +0100 | [diff] [blame] | 193 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 194 | #define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */ |
| 195 | #define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */ |
Andreas Bießmann | e0a501f | 2013-10-30 15:18:22 +0100 | [diff] [blame] | 196 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 197 | #define AT91_PMC_DIV (0xff << 0) /* Divider */ |
| 198 | #define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */ |
| 199 | #define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */ |
| 200 | #define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */ |
| 201 | #define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */ |
| 202 | #define AT91_PMC_USBDIV_1 (0 << 28) |
| 203 | #define AT91_PMC_USBDIV_2 (1 << 28) |
| 204 | #define AT91_PMC_USBDIV_4 (2 << 28) |
| 205 | #define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0ae32d9 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 206 | #define AT91_PMC_PLLA_WR_ERRATA (1 << 29) /* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 207 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 208 | #define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */ |
| 209 | #define AT91_PMC_CSS_SLOW (0 << 0) |
| 210 | #define AT91_PMC_CSS_MAIN (1 << 0) |
| 211 | #define AT91_PMC_CSS_PLLA (2 << 0) |
| 212 | #define AT91_PMC_CSS_PLLB (3 << 0) |
| 213 | #define AT91_PMC_PRES (7 << 2) /* Master Clock Prescaler */ |
| 214 | #define AT91_PMC_PRES_1 (0 << 2) |
| 215 | #define AT91_PMC_PRES_2 (1 << 2) |
| 216 | #define AT91_PMC_PRES_4 (2 << 2) |
| 217 | #define AT91_PMC_PRES_8 (3 << 2) |
| 218 | #define AT91_PMC_PRES_16 (4 << 2) |
| 219 | #define AT91_PMC_PRES_32 (5 << 2) |
| 220 | #define AT91_PMC_PRES_64 (6 << 2) |
| 221 | #define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */ |
Jean-Christophe PLAGNIOL-VILLARD | 23164f1 | 2009-04-16 21:30:44 +0200 | [diff] [blame] | 222 | #define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */ |
| 223 | #define AT91RM9200_PMC_MDIV_2 (1 << 8) |
| 224 | #define AT91RM9200_PMC_MDIV_3 (2 << 8) |
| 225 | #define AT91RM9200_PMC_MDIV_4 (3 << 8) |
Bo Shen | 6834865 | 2015-01-16 10:55:46 +0800 | [diff] [blame] | 226 | #define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9 only] */ |
Jean-Christophe PLAGNIOL-VILLARD | 23164f1 | 2009-04-16 21:30:44 +0200 | [diff] [blame] | 227 | #define AT91SAM9_PMC_MDIV_2 (1 << 8) |
| 228 | #define AT91SAM9_PMC_MDIV_4 (2 << 8) |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 229 | #define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */ |
Jean-Christophe PLAGNIOL-VILLARD | 23164f1 | 2009-04-16 21:30:44 +0200 | [diff] [blame] | 230 | #define AT91SAM9_PMC_MDIV_6 (3 << 8) |
| 231 | #define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */ |
| 232 | #define AT91_PMC_PDIV_1 (0 << 12) |
| 233 | #define AT91_PMC_PDIV_2 (1 << 12) |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 234 | |
Wenyou Yang | 22cb237 | 2018-02-09 11:34:50 +0800 | [diff] [blame] | 235 | #define AT91_PMC_USB_USBS_MASK 0x1 |
| 236 | #define AT91_PMC_USB_USBS_OFFSET 0 |
| 237 | #define AT91_PMC_USB_USBS_(x) (x & 0x1) |
Sergey Matyukevich | d25010d | 2010-06-09 23:09:06 +0400 | [diff] [blame] | 238 | #define AT91_PMC_USBS_USB_PLLA (0x0) /* USB Clock Input is PLLA */ |
| 239 | #define AT91_PMC_USBS_USB_UPLL (0x1) /* USB Clock Input is UPLL */ |
Bo Shen | 8ed8783 | 2013-10-21 16:13:59 +0800 | [diff] [blame] | 240 | #define AT91_PMC_USBS_USB_PLLB (0x1) /* USB Clock Input is PLLB, AT91SAM9N12 only */ |
Wenyou Yang | 22cb237 | 2018-02-09 11:34:50 +0800 | [diff] [blame] | 241 | #define AT91_PMC_USB_DIV_MASK 0xf |
| 242 | #define AT91_PMC_USB_DIV_OFFSET 8 |
| 243 | #define AT91_PMC_USB_DIV_(x) ((x & 0xf) << 8) |
Bo Shen | 8ed8783 | 2013-10-21 16:13:59 +0800 | [diff] [blame] | 244 | #define AT91_PMC_USB_DIV_2 (0x1 << 8) /* USB Clock divided by 2 */ |
Sergey Matyukevich | d25010d | 2010-06-09 23:09:06 +0400 | [diff] [blame] | 245 | #define AT91_PMC_USBDIV_8 (0x7 << 8) /* USB Clock divided by 8 */ |
| 246 | #define AT91_PMC_USBDIV_10 (0x9 << 8) /* USB Clock divided by 10 */ |
| 247 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 248 | #define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */ |
| 249 | #define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */ |
| 250 | #define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */ |
| 251 | #define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */ |
Bo Shen | 6834865 | 2015-01-16 10:55:46 +0800 | [diff] [blame] | 252 | #define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock */ |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 253 | #define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */ |
| 254 | #define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */ |
| 255 | #define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */ |
| 256 | #define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */ |
Wenyou Yang | 8c772bd | 2016-07-20 17:55:12 +0800 | [diff] [blame] | 257 | #define AT91_PMC_MOSCSELS BIT(16) /* Main Oscillator Selection Status */ |
| 258 | #define AT91_PMC_MOSCRCS BIT(17) /* 12 MHz RC Oscillator Status */ |
Wenyou Yang | 522f5a6 | 2015-10-30 09:47:02 +0800 | [diff] [blame] | 259 | #define AT91_PMC_GCKRDY (1 << 24) |
Jean-Christophe PLAGNIOL-VILLARD | 23164f1 | 2009-04-16 21:30:44 +0200 | [diff] [blame] | 260 | #define AT91_PMC_PROTKEY 0x504d4301 /* Activation Code */ |
Wenyou Yang | e6092b5 | 2016-02-02 12:46:12 +0800 | [diff] [blame] | 261 | |
| 262 | /* PLL Charge Pump Current Register (PMC_PLLICPR) */ |
| 263 | #define AT91_PMC_ICP_PLLA(x) (((x) & 0x3) << 0) |
| 264 | #define AT91_PMC_IPLL_PLLA(x) (((x) & 0x7) << 8) |
| 265 | #define AT91_PMC_ICP_PLLU(x) (((x) & 0x3) << 16) |
| 266 | #define AT91_PMC_IVCO_PLLU(x) (((x) & 0x3) << 24) |
| 267 | |
Stelian Pop | 048bcfb | 2008-03-26 19:52:30 +0100 | [diff] [blame] | 268 | #endif |