blob: ad7b6448861b0ecfbd33c362713eb5e4b9b6081f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut913a7252011-11-08 23:18:16 +00002/*
3 * Freescale i.MX28 NAND flash driver
4 *
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
7 *
8 * Based on code from LTIB:
9 * Freescale GPMI NFC NAND Flash Driver
10 *
11 * Copyright (C) 2010 Freescale Semiconductor, Inc.
12 * Copyright (C) 2008 Embedded Alley Solutions, Inc.
Marek Vasut913a7252011-11-08 23:18:16 +000013 */
14
Tom Warrenc88d30f2012-09-10 08:47:51 -070015#include <common.h>
Stefan Agner19f90512018-06-22 18:06:16 +020016#include <dm.h>
Masahiro Yamada2b7a8732017-11-30 13:45:24 +090017#include <linux/mtd/rawnand.h>
Stefan Agner4d42ac12018-06-22 17:19:51 +020018#include <linux/sizes.h>
Marek Vasut913a7252011-11-08 23:18:16 +000019#include <linux/types.h>
Marek Vasut913a7252011-11-08 23:18:16 +000020#include <malloc.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090021#include <linux/errno.h>
Marek Vasut913a7252011-11-08 23:18:16 +000022#include <asm/io.h>
23#include <asm/arch/clock.h>
24#include <asm/arch/imx-regs.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020025#include <asm/mach-imx/regs-bch.h>
26#include <asm/mach-imx/regs-gpmi.h>
Marek Vasut913a7252011-11-08 23:18:16 +000027#include <asm/arch/sys_proto.h>
Shyam Sainif63ef492019-06-14 13:05:33 +053028#include <mxs_nand.h>
Marek Vasut913a7252011-11-08 23:18:16 +000029
30#define MXS_NAND_DMA_DESCRIPTOR_COUNT 4
31
Peng Fan007c8da2015-12-22 17:04:23 +080032#if (defined(CONFIG_MX6) || defined(CONFIG_MX7))
Stefan Roese8338d1d2013-04-15 21:14:12 +000033#define MXS_NAND_CHUNK_DATA_CHUNK_SIZE_SHIFT 2
34#else
35#define MXS_NAND_CHUNK_DATA_CHUNK_SIZE_SHIFT 0
36#endif
Marek Vasut913a7252011-11-08 23:18:16 +000037#define MXS_NAND_METADATA_SIZE 10
Jörg Krause1d870262015-04-15 09:27:22 +020038#define MXS_NAND_BITS_PER_ECC_LEVEL 13
Stefan Agner54bf8082016-08-01 23:55:18 -070039
40#if !defined(CONFIG_SYS_CACHELINE_SIZE) || CONFIG_SYS_CACHELINE_SIZE < 32
Marek Vasut913a7252011-11-08 23:18:16 +000041#define MXS_NAND_COMMAND_BUFFER_SIZE 32
Stefan Agner54bf8082016-08-01 23:55:18 -070042#else
43#define MXS_NAND_COMMAND_BUFFER_SIZE CONFIG_SYS_CACHELINE_SIZE
44#endif
Marek Vasut913a7252011-11-08 23:18:16 +000045
46#define MXS_NAND_BCH_TIMEOUT 10000
47
Marek Vasut913a7252011-11-08 23:18:16 +000048struct nand_ecclayout fake_ecc_layout;
49
Marek Vasut1b120e82012-03-15 18:33:19 +000050/*
51 * Cache management functions
52 */
Trevor Woerner43ec7e02019-05-03 09:41:00 -040053#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF)
Marek Vasut1b120e82012-03-15 18:33:19 +000054static void mxs_nand_flush_data_buf(struct mxs_nand_info *info)
55{
56 uint32_t addr = (uint32_t)info->data_buf;
57
58 flush_dcache_range(addr, addr + info->data_buf_size);
59}
60
61static void mxs_nand_inval_data_buf(struct mxs_nand_info *info)
62{
63 uint32_t addr = (uint32_t)info->data_buf;
64
65 invalidate_dcache_range(addr, addr + info->data_buf_size);
66}
67
68static void mxs_nand_flush_cmd_buf(struct mxs_nand_info *info)
69{
70 uint32_t addr = (uint32_t)info->cmd_buf;
71
72 flush_dcache_range(addr, addr + MXS_NAND_COMMAND_BUFFER_SIZE);
73}
74#else
75static inline void mxs_nand_flush_data_buf(struct mxs_nand_info *info) {}
76static inline void mxs_nand_inval_data_buf(struct mxs_nand_info *info) {}
77static inline void mxs_nand_flush_cmd_buf(struct mxs_nand_info *info) {}
78#endif
79
Marek Vasut913a7252011-11-08 23:18:16 +000080static struct mxs_dma_desc *mxs_nand_get_dma_desc(struct mxs_nand_info *info)
81{
82 struct mxs_dma_desc *desc;
83
84 if (info->desc_index >= MXS_NAND_DMA_DESCRIPTOR_COUNT) {
85 printf("MXS NAND: Too many DMA descriptors requested\n");
86 return NULL;
87 }
88
89 desc = info->desc[info->desc_index];
90 info->desc_index++;
91
92 return desc;
93}
94
95static void mxs_nand_return_dma_descs(struct mxs_nand_info *info)
96{
97 int i;
98 struct mxs_dma_desc *desc;
99
100 for (i = 0; i < info->desc_index; i++) {
101 desc = info->desc[i];
102 memset(desc, 0, sizeof(struct mxs_dma_desc));
103 desc->address = (dma_addr_t)desc;
104 }
105
106 info->desc_index = 0;
107}
108
Marek Vasut913a7252011-11-08 23:18:16 +0000109static uint32_t mxs_nand_aux_status_offset(void)
110{
111 return (MXS_NAND_METADATA_SIZE + 0x3) & ~0x3;
112}
113
Stefan Agnerd0778b32018-06-22 17:19:49 +0200114static inline int mxs_nand_calc_mark_offset(struct bch_geometry *geo,
115 uint32_t page_data_size)
Marek Vasut913a7252011-11-08 23:18:16 +0000116{
Stefan Agnerd0778b32018-06-22 17:19:49 +0200117 uint32_t chunk_data_size_in_bits = geo->ecc_chunk_size * 8;
118 uint32_t chunk_ecc_size_in_bits = geo->ecc_strength * geo->gf_len;
Marek Vasut913a7252011-11-08 23:18:16 +0000119 uint32_t chunk_total_size_in_bits;
120 uint32_t block_mark_chunk_number;
121 uint32_t block_mark_chunk_bit_offset;
122 uint32_t block_mark_bit_offset;
123
Marek Vasut913a7252011-11-08 23:18:16 +0000124 chunk_total_size_in_bits =
125 chunk_data_size_in_bits + chunk_ecc_size_in_bits;
126
127 /* Compute the bit offset of the block mark within the physical page. */
128 block_mark_bit_offset = page_data_size * 8;
129
130 /* Subtract the metadata bits. */
131 block_mark_bit_offset -= MXS_NAND_METADATA_SIZE * 8;
132
133 /*
134 * Compute the chunk number (starting at zero) in which the block mark
135 * appears.
136 */
137 block_mark_chunk_number =
138 block_mark_bit_offset / chunk_total_size_in_bits;
139
140 /*
141 * Compute the bit offset of the block mark within its chunk, and
142 * validate it.
143 */
144 block_mark_chunk_bit_offset = block_mark_bit_offset -
145 (block_mark_chunk_number * chunk_total_size_in_bits);
146
147 if (block_mark_chunk_bit_offset > chunk_data_size_in_bits)
Stefan Agnerd0778b32018-06-22 17:19:49 +0200148 return -EINVAL;
Marek Vasut913a7252011-11-08 23:18:16 +0000149
150 /*
151 * Now that we know the chunk number in which the block mark appears,
152 * we can subtract all the ECC bits that appear before it.
153 */
154 block_mark_bit_offset -=
155 block_mark_chunk_number * chunk_ecc_size_in_bits;
156
Stefan Agnerd0778b32018-06-22 17:19:49 +0200157 geo->block_mark_byte_offset = block_mark_bit_offset >> 3;
158 geo->block_mark_bit_offset = block_mark_bit_offset & 0x7;
Marek Vasut913a7252011-11-08 23:18:16 +0000159
Stefan Agnerd0778b32018-06-22 17:19:49 +0200160 return 0;
Marek Vasut913a7252011-11-08 23:18:16 +0000161}
162
Stefan Agner4d42ac12018-06-22 17:19:51 +0200163static inline int mxs_nand_calc_ecc_layout_by_info(struct bch_geometry *geo,
Stefan Agneread66eb2018-06-22 18:06:18 +0200164 struct mtd_info *mtd,
165 unsigned int ecc_strength,
166 unsigned int ecc_step)
Stefan Agner4d42ac12018-06-22 17:19:51 +0200167{
168 struct nand_chip *chip = mtd_to_nand(mtd);
Stefan Agner4dc98db2018-06-22 18:06:15 +0200169 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
Stefan Agner4d42ac12018-06-22 17:19:51 +0200170
Stefan Agneread66eb2018-06-22 18:06:18 +0200171 switch (ecc_step) {
Stefan Agner4d42ac12018-06-22 17:19:51 +0200172 case SZ_512:
173 geo->gf_len = 13;
174 break;
175 case SZ_1K:
176 geo->gf_len = 14;
177 break;
178 default:
179 return -EINVAL;
180 }
181
Stefan Agneread66eb2018-06-22 18:06:18 +0200182 geo->ecc_chunk_size = ecc_step;
183 geo->ecc_strength = round_up(ecc_strength, 2);
Stefan Agner4d42ac12018-06-22 17:19:51 +0200184
185 /* Keep the C >= O */
186 if (geo->ecc_chunk_size < mtd->oobsize)
187 return -EINVAL;
188
Stefan Agner4dc98db2018-06-22 18:06:15 +0200189 if (geo->ecc_strength > nand_info->max_ecc_strength_supported)
Stefan Agner4d42ac12018-06-22 17:19:51 +0200190 return -EINVAL;
191
192 geo->ecc_chunk_count = mtd->writesize / geo->ecc_chunk_size;
193
194 return 0;
195}
196
Stefan Agnerd0778b32018-06-22 17:19:49 +0200197static inline int mxs_nand_calc_ecc_layout(struct bch_geometry *geo,
198 struct mtd_info *mtd)
Marek Vasut913a7252011-11-08 23:18:16 +0000199{
Stefan Agner4dc98db2018-06-22 18:06:15 +0200200 struct nand_chip *chip = mtd_to_nand(mtd);
201 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
202
Stefan Agnerd0778b32018-06-22 17:19:49 +0200203 /* The default for the length of Galois Field. */
204 geo->gf_len = 13;
205
206 /* The default for chunk size. */
207 geo->ecc_chunk_size = 512;
208
209 if (geo->ecc_chunk_size < mtd->oobsize) {
210 geo->gf_len = 14;
211 geo->ecc_chunk_size *= 2;
212 }
213
214 if (mtd->oobsize > geo->ecc_chunk_size) {
215 printf("Not support the NAND chips whose oob size is larger then %d bytes!\n",
216 geo->ecc_chunk_size);
217 return -EINVAL;
218 }
219
220 geo->ecc_chunk_count = mtd->writesize / geo->ecc_chunk_size;
221
Stefan Agnerd0778b32018-06-22 17:19:49 +0200222 /*
223 * Determine the ECC layout with the formula:
224 * ECC bits per chunk = (total page spare data bits) /
225 * (bits per ECC level) / (chunks per page)
226 * where:
227 * total page spare data bits =
228 * (page oob size - meta data size) * (bits per byte)
229 */
230 geo->ecc_strength = ((mtd->oobsize - MXS_NAND_METADATA_SIZE) * 8)
231 / (geo->gf_len * geo->ecc_chunk_count);
232
Stefan Agner4d42ac12018-06-22 17:19:51 +0200233 geo->ecc_strength = min(round_down(geo->ecc_strength, 2),
Stefan Agner4dc98db2018-06-22 18:06:15 +0200234 nand_info->max_ecc_strength_supported);
Stefan Agnerd0778b32018-06-22 17:19:49 +0200235
236 return 0;
Marek Vasut913a7252011-11-08 23:18:16 +0000237}
238
239/*
240 * Wait for BCH complete IRQ and clear the IRQ
241 */
Stefan Agnerdc8af6d2018-06-22 18:06:12 +0200242static int mxs_nand_wait_for_bch_complete(struct mxs_nand_info *nand_info)
Marek Vasut913a7252011-11-08 23:18:16 +0000243{
Marek Vasut913a7252011-11-08 23:18:16 +0000244 int timeout = MXS_NAND_BCH_TIMEOUT;
245 int ret;
246
Stefan Agnerdc8af6d2018-06-22 18:06:12 +0200247 ret = mxs_wait_mask_set(&nand_info->bch_regs->hw_bch_ctrl_reg,
Marek Vasut913a7252011-11-08 23:18:16 +0000248 BCH_CTRL_COMPLETE_IRQ, timeout);
249
Stefan Agnerdc8af6d2018-06-22 18:06:12 +0200250 writel(BCH_CTRL_COMPLETE_IRQ, &nand_info->bch_regs->hw_bch_ctrl_clr);
Marek Vasut913a7252011-11-08 23:18:16 +0000251
252 return ret;
253}
254
255/*
256 * This is the function that we install in the cmd_ctrl function pointer of the
257 * owning struct nand_chip. The only functions in the reference implementation
258 * that use these functions pointers are cmdfunc and select_chip.
259 *
260 * In this driver, we implement our own select_chip, so this function will only
261 * be called by the reference implementation's cmdfunc. For this reason, we can
262 * ignore the chip enable bit and concentrate only on sending bytes to the NAND
263 * Flash.
264 */
265static void mxs_nand_cmd_ctrl(struct mtd_info *mtd, int data, unsigned int ctrl)
266{
Scott Wood17fed142016-05-30 13:57:56 -0500267 struct nand_chip *nand = mtd_to_nand(mtd);
268 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Marek Vasut913a7252011-11-08 23:18:16 +0000269 struct mxs_dma_desc *d;
270 uint32_t channel = MXS_DMA_CHANNEL_AHB_APBH_GPMI0 + nand_info->cur_chip;
271 int ret;
272
273 /*
274 * If this condition is true, something is _VERY_ wrong in MTD
275 * subsystem!
276 */
277 if (nand_info->cmd_queue_len == MXS_NAND_COMMAND_BUFFER_SIZE) {
278 printf("MXS NAND: Command queue too long\n");
279 return;
280 }
281
282 /*
283 * Every operation begins with a command byte and a series of zero or
284 * more address bytes. These are distinguished by either the Address
285 * Latch Enable (ALE) or Command Latch Enable (CLE) signals being
286 * asserted. When MTD is ready to execute the command, it will
287 * deasert both latch enables.
288 *
289 * Rather than run a separate DMA operation for every single byte, we
290 * queue them up and run a single DMA operation for the entire series
291 * of command and data bytes.
292 */
293 if (ctrl & (NAND_ALE | NAND_CLE)) {
294 if (data != NAND_CMD_NONE)
295 nand_info->cmd_buf[nand_info->cmd_queue_len++] = data;
296 return;
297 }
298
299 /*
300 * If control arrives here, MTD has deasserted both the ALE and CLE,
301 * which means it's ready to run an operation. Check if we have any
302 * bytes to send.
303 */
304 if (nand_info->cmd_queue_len == 0)
305 return;
306
307 /* Compile the DMA descriptor -- a descriptor that sends command. */
308 d = mxs_nand_get_dma_desc(nand_info);
309 d->cmd.data =
310 MXS_DMA_DESC_COMMAND_DMA_READ | MXS_DMA_DESC_IRQ |
311 MXS_DMA_DESC_CHAIN | MXS_DMA_DESC_DEC_SEM |
312 MXS_DMA_DESC_WAIT4END | (3 << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
313 (nand_info->cmd_queue_len << MXS_DMA_DESC_BYTES_OFFSET);
314
315 d->cmd.address = (dma_addr_t)nand_info->cmd_buf;
316
317 d->cmd.pio_words[0] =
318 GPMI_CTRL0_COMMAND_MODE_WRITE |
319 GPMI_CTRL0_WORD_LENGTH |
320 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
321 GPMI_CTRL0_ADDRESS_NAND_CLE |
322 GPMI_CTRL0_ADDRESS_INCREMENT |
323 nand_info->cmd_queue_len;
324
325 mxs_dma_desc_append(channel, d);
326
Marek Vasut1b120e82012-03-15 18:33:19 +0000327 /* Flush caches */
328 mxs_nand_flush_cmd_buf(nand_info);
329
Marek Vasut913a7252011-11-08 23:18:16 +0000330 /* Execute the DMA chain. */
331 ret = mxs_dma_go(channel);
332 if (ret)
333 printf("MXS NAND: Error sending command\n");
334
335 mxs_nand_return_dma_descs(nand_info);
336
337 /* Reset the command queue. */
338 nand_info->cmd_queue_len = 0;
339}
340
341/*
342 * Test if the NAND flash is ready.
343 */
344static int mxs_nand_device_ready(struct mtd_info *mtd)
345{
Scott Wood17fed142016-05-30 13:57:56 -0500346 struct nand_chip *chip = mtd_to_nand(mtd);
347 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
Marek Vasut913a7252011-11-08 23:18:16 +0000348 uint32_t tmp;
349
Stefan Agnerdc8af6d2018-06-22 18:06:12 +0200350 tmp = readl(&nand_info->gpmi_regs->hw_gpmi_stat);
Marek Vasut913a7252011-11-08 23:18:16 +0000351 tmp >>= (GPMI_STAT_READY_BUSY_OFFSET + nand_info->cur_chip);
352
353 return tmp & 1;
354}
355
356/*
357 * Select the NAND chip.
358 */
359static void mxs_nand_select_chip(struct mtd_info *mtd, int chip)
360{
Scott Wood17fed142016-05-30 13:57:56 -0500361 struct nand_chip *nand = mtd_to_nand(mtd);
362 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Marek Vasut913a7252011-11-08 23:18:16 +0000363
364 nand_info->cur_chip = chip;
365}
366
367/*
368 * Handle block mark swapping.
369 *
370 * Note that, when this function is called, it doesn't know whether it's
371 * swapping the block mark, or swapping it *back* -- but it doesn't matter
372 * because the the operation is the same.
373 */
Stefan Agnerd0778b32018-06-22 17:19:49 +0200374static void mxs_nand_swap_block_mark(struct bch_geometry *geo,
375 uint8_t *data_buf, uint8_t *oob_buf)
Marek Vasut913a7252011-11-08 23:18:16 +0000376{
Stefan Agnerd0778b32018-06-22 17:19:49 +0200377 uint32_t bit_offset = geo->block_mark_bit_offset;
378 uint32_t buf_offset = geo->block_mark_byte_offset;
Marek Vasut913a7252011-11-08 23:18:16 +0000379
380 uint32_t src;
381 uint32_t dst;
382
Marek Vasut913a7252011-11-08 23:18:16 +0000383 /*
384 * Get the byte from the data area that overlays the block mark. Since
385 * the ECC engine applies its own view to the bits in the page, the
386 * physical block mark won't (in general) appear on a byte boundary in
387 * the data.
388 */
389 src = data_buf[buf_offset] >> bit_offset;
390 src |= data_buf[buf_offset + 1] << (8 - bit_offset);
391
392 dst = oob_buf[0];
393
394 oob_buf[0] = src;
395
396 data_buf[buf_offset] &= ~(0xff << bit_offset);
397 data_buf[buf_offset + 1] &= 0xff << bit_offset;
398
399 data_buf[buf_offset] |= dst << bit_offset;
400 data_buf[buf_offset + 1] |= dst >> (8 - bit_offset);
401}
402
403/*
404 * Read data from NAND.
405 */
406static void mxs_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int length)
407{
Scott Wood17fed142016-05-30 13:57:56 -0500408 struct nand_chip *nand = mtd_to_nand(mtd);
409 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Marek Vasut913a7252011-11-08 23:18:16 +0000410 struct mxs_dma_desc *d;
411 uint32_t channel = MXS_DMA_CHANNEL_AHB_APBH_GPMI0 + nand_info->cur_chip;
412 int ret;
413
414 if (length > NAND_MAX_PAGESIZE) {
415 printf("MXS NAND: DMA buffer too big\n");
416 return;
417 }
418
419 if (!buf) {
420 printf("MXS NAND: DMA buffer is NULL\n");
421 return;
422 }
423
424 /* Compile the DMA descriptor - a descriptor that reads data. */
425 d = mxs_nand_get_dma_desc(nand_info);
426 d->cmd.data =
427 MXS_DMA_DESC_COMMAND_DMA_WRITE | MXS_DMA_DESC_IRQ |
428 MXS_DMA_DESC_DEC_SEM | MXS_DMA_DESC_WAIT4END |
429 (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
430 (length << MXS_DMA_DESC_BYTES_OFFSET);
431
432 d->cmd.address = (dma_addr_t)nand_info->data_buf;
433
434 d->cmd.pio_words[0] =
435 GPMI_CTRL0_COMMAND_MODE_READ |
436 GPMI_CTRL0_WORD_LENGTH |
437 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
438 GPMI_CTRL0_ADDRESS_NAND_DATA |
439 length;
440
441 mxs_dma_desc_append(channel, d);
442
443 /*
444 * A DMA descriptor that waits for the command to end and the chip to
445 * become ready.
446 *
447 * I think we actually should *not* be waiting for the chip to become
448 * ready because, after all, we don't care. I think the original code
449 * did that and no one has re-thought it yet.
450 */
451 d = mxs_nand_get_dma_desc(nand_info);
452 d->cmd.data =
453 MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_IRQ |
454 MXS_DMA_DESC_NAND_WAIT_4_READY | MXS_DMA_DESC_DEC_SEM |
Luca Ellero80f06b82014-12-16 15:36:14 +0100455 MXS_DMA_DESC_WAIT4END | (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
Marek Vasut913a7252011-11-08 23:18:16 +0000456
457 d->cmd.address = 0;
458
459 d->cmd.pio_words[0] =
460 GPMI_CTRL0_COMMAND_MODE_WAIT_FOR_READY |
461 GPMI_CTRL0_WORD_LENGTH |
462 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
463 GPMI_CTRL0_ADDRESS_NAND_DATA;
464
465 mxs_dma_desc_append(channel, d);
466
Peng Fane3bbfb72015-07-21 16:15:21 +0800467 /* Invalidate caches */
468 mxs_nand_inval_data_buf(nand_info);
469
Marek Vasut913a7252011-11-08 23:18:16 +0000470 /* Execute the DMA chain. */
471 ret = mxs_dma_go(channel);
472 if (ret) {
473 printf("MXS NAND: DMA read error\n");
474 goto rtn;
475 }
476
Marek Vasut1b120e82012-03-15 18:33:19 +0000477 /* Invalidate caches */
478 mxs_nand_inval_data_buf(nand_info);
479
Marek Vasut913a7252011-11-08 23:18:16 +0000480 memcpy(buf, nand_info->data_buf, length);
481
482rtn:
483 mxs_nand_return_dma_descs(nand_info);
484}
485
486/*
487 * Write data to NAND.
488 */
489static void mxs_nand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
490 int length)
491{
Scott Wood17fed142016-05-30 13:57:56 -0500492 struct nand_chip *nand = mtd_to_nand(mtd);
493 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Marek Vasut913a7252011-11-08 23:18:16 +0000494 struct mxs_dma_desc *d;
495 uint32_t channel = MXS_DMA_CHANNEL_AHB_APBH_GPMI0 + nand_info->cur_chip;
496 int ret;
497
498 if (length > NAND_MAX_PAGESIZE) {
499 printf("MXS NAND: DMA buffer too big\n");
500 return;
501 }
502
503 if (!buf) {
504 printf("MXS NAND: DMA buffer is NULL\n");
505 return;
506 }
507
508 memcpy(nand_info->data_buf, buf, length);
509
510 /* Compile the DMA descriptor - a descriptor that writes data. */
511 d = mxs_nand_get_dma_desc(nand_info);
512 d->cmd.data =
513 MXS_DMA_DESC_COMMAND_DMA_READ | MXS_DMA_DESC_IRQ |
514 MXS_DMA_DESC_DEC_SEM | MXS_DMA_DESC_WAIT4END |
Luca Ellero966f1cd2014-12-16 15:36:15 +0100515 (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
Marek Vasut913a7252011-11-08 23:18:16 +0000516 (length << MXS_DMA_DESC_BYTES_OFFSET);
517
518 d->cmd.address = (dma_addr_t)nand_info->data_buf;
519
520 d->cmd.pio_words[0] =
521 GPMI_CTRL0_COMMAND_MODE_WRITE |
522 GPMI_CTRL0_WORD_LENGTH |
523 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
524 GPMI_CTRL0_ADDRESS_NAND_DATA |
525 length;
526
527 mxs_dma_desc_append(channel, d);
528
Marek Vasut1b120e82012-03-15 18:33:19 +0000529 /* Flush caches */
530 mxs_nand_flush_data_buf(nand_info);
531
Marek Vasut913a7252011-11-08 23:18:16 +0000532 /* Execute the DMA chain. */
533 ret = mxs_dma_go(channel);
534 if (ret)
535 printf("MXS NAND: DMA write error\n");
536
537 mxs_nand_return_dma_descs(nand_info);
538}
539
540/*
541 * Read a single byte from NAND.
542 */
543static uint8_t mxs_nand_read_byte(struct mtd_info *mtd)
544{
545 uint8_t buf;
546 mxs_nand_read_buf(mtd, &buf, 1);
547 return buf;
548}
549
550/*
551 * Read a page from NAND.
552 */
553static int mxs_nand_ecc_read_page(struct mtd_info *mtd, struct nand_chip *nand,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000554 uint8_t *buf, int oob_required,
555 int page)
Marek Vasut913a7252011-11-08 23:18:16 +0000556{
Scott Wood17fed142016-05-30 13:57:56 -0500557 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Stefan Agnerd0778b32018-06-22 17:19:49 +0200558 struct bch_geometry *geo = &nand_info->bch_geometry;
Marek Vasut913a7252011-11-08 23:18:16 +0000559 struct mxs_dma_desc *d;
560 uint32_t channel = MXS_DMA_CHANNEL_AHB_APBH_GPMI0 + nand_info->cur_chip;
561 uint32_t corrected = 0, failed = 0;
562 uint8_t *status;
563 int i, ret;
564
565 /* Compile the DMA descriptor - wait for ready. */
566 d = mxs_nand_get_dma_desc(nand_info);
567 d->cmd.data =
568 MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
569 MXS_DMA_DESC_NAND_WAIT_4_READY | MXS_DMA_DESC_WAIT4END |
570 (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
571
572 d->cmd.address = 0;
573
574 d->cmd.pio_words[0] =
575 GPMI_CTRL0_COMMAND_MODE_WAIT_FOR_READY |
576 GPMI_CTRL0_WORD_LENGTH |
577 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
578 GPMI_CTRL0_ADDRESS_NAND_DATA;
579
580 mxs_dma_desc_append(channel, d);
581
582 /* Compile the DMA descriptor - enable the BCH block and read. */
583 d = mxs_nand_get_dma_desc(nand_info);
584 d->cmd.data =
585 MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
586 MXS_DMA_DESC_WAIT4END | (6 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
587
588 d->cmd.address = 0;
589
590 d->cmd.pio_words[0] =
591 GPMI_CTRL0_COMMAND_MODE_READ |
592 GPMI_CTRL0_WORD_LENGTH |
593 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
594 GPMI_CTRL0_ADDRESS_NAND_DATA |
595 (mtd->writesize + mtd->oobsize);
596 d->cmd.pio_words[1] = 0;
597 d->cmd.pio_words[2] =
598 GPMI_ECCCTRL_ENABLE_ECC |
599 GPMI_ECCCTRL_ECC_CMD_DECODE |
600 GPMI_ECCCTRL_BUFFER_MASK_BCH_PAGE;
601 d->cmd.pio_words[3] = mtd->writesize + mtd->oobsize;
602 d->cmd.pio_words[4] = (dma_addr_t)nand_info->data_buf;
603 d->cmd.pio_words[5] = (dma_addr_t)nand_info->oob_buf;
604
605 mxs_dma_desc_append(channel, d);
606
607 /* Compile the DMA descriptor - disable the BCH block. */
608 d = mxs_nand_get_dma_desc(nand_info);
609 d->cmd.data =
610 MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
611 MXS_DMA_DESC_NAND_WAIT_4_READY | MXS_DMA_DESC_WAIT4END |
612 (3 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
613
614 d->cmd.address = 0;
615
616 d->cmd.pio_words[0] =
617 GPMI_CTRL0_COMMAND_MODE_WAIT_FOR_READY |
618 GPMI_CTRL0_WORD_LENGTH |
619 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
620 GPMI_CTRL0_ADDRESS_NAND_DATA |
621 (mtd->writesize + mtd->oobsize);
622 d->cmd.pio_words[1] = 0;
623 d->cmd.pio_words[2] = 0;
624
625 mxs_dma_desc_append(channel, d);
626
627 /* Compile the DMA descriptor - deassert the NAND lock and interrupt. */
628 d = mxs_nand_get_dma_desc(nand_info);
629 d->cmd.data =
630 MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_IRQ |
631 MXS_DMA_DESC_DEC_SEM;
632
633 d->cmd.address = 0;
634
635 mxs_dma_desc_append(channel, d);
636
Peng Fane3bbfb72015-07-21 16:15:21 +0800637 /* Invalidate caches */
638 mxs_nand_inval_data_buf(nand_info);
639
Marek Vasut913a7252011-11-08 23:18:16 +0000640 /* Execute the DMA chain. */
641 ret = mxs_dma_go(channel);
642 if (ret) {
643 printf("MXS NAND: DMA read error\n");
644 goto rtn;
645 }
646
Stefan Agnerdc8af6d2018-06-22 18:06:12 +0200647 ret = mxs_nand_wait_for_bch_complete(nand_info);
Marek Vasut913a7252011-11-08 23:18:16 +0000648 if (ret) {
649 printf("MXS NAND: BCH read timeout\n");
650 goto rtn;
651 }
652
Marek Vasut1b120e82012-03-15 18:33:19 +0000653 /* Invalidate caches */
654 mxs_nand_inval_data_buf(nand_info);
655
Marek Vasut913a7252011-11-08 23:18:16 +0000656 /* Read DMA completed, now do the mark swapping. */
Stefan Agnerd0778b32018-06-22 17:19:49 +0200657 mxs_nand_swap_block_mark(geo, nand_info->data_buf, nand_info->oob_buf);
Marek Vasut913a7252011-11-08 23:18:16 +0000658
659 /* Loop over status bytes, accumulating ECC status. */
660 status = nand_info->oob_buf + mxs_nand_aux_status_offset();
Stefan Agnerd0778b32018-06-22 17:19:49 +0200661 for (i = 0; i < geo->ecc_chunk_count; i++) {
Marek Vasut913a7252011-11-08 23:18:16 +0000662 if (status[i] == 0x00)
663 continue;
664
665 if (status[i] == 0xff)
666 continue;
667
668 if (status[i] == 0xfe) {
669 failed++;
670 continue;
671 }
672
673 corrected += status[i];
674 }
675
676 /* Propagate ECC status to the owning MTD. */
677 mtd->ecc_stats.failed += failed;
678 mtd->ecc_stats.corrected += corrected;
679
680 /*
681 * It's time to deliver the OOB bytes. See mxs_nand_ecc_read_oob() for
682 * details about our policy for delivering the OOB.
683 *
684 * We fill the caller's buffer with set bits, and then copy the block
685 * mark to the caller's buffer. Note that, if block mark swapping was
686 * necessary, it has already been done, so we can rely on the first
687 * byte of the auxiliary buffer to contain the block mark.
688 */
689 memset(nand->oob_poi, 0xff, mtd->oobsize);
690
691 nand->oob_poi[0] = nand_info->oob_buf[0];
692
693 memcpy(buf, nand_info->data_buf, mtd->writesize);
694
695rtn:
696 mxs_nand_return_dma_descs(nand_info);
697
698 return ret;
699}
700
701/*
702 * Write a page to NAND.
703 */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000704static int mxs_nand_ecc_write_page(struct mtd_info *mtd,
705 struct nand_chip *nand, const uint8_t *buf,
Scott Wood46e13102016-05-30 13:57:57 -0500706 int oob_required, int page)
Marek Vasut913a7252011-11-08 23:18:16 +0000707{
Scott Wood17fed142016-05-30 13:57:56 -0500708 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Stefan Agnerd0778b32018-06-22 17:19:49 +0200709 struct bch_geometry *geo = &nand_info->bch_geometry;
Marek Vasut913a7252011-11-08 23:18:16 +0000710 struct mxs_dma_desc *d;
711 uint32_t channel = MXS_DMA_CHANNEL_AHB_APBH_GPMI0 + nand_info->cur_chip;
712 int ret;
713
714 memcpy(nand_info->data_buf, buf, mtd->writesize);
715 memcpy(nand_info->oob_buf, nand->oob_poi, mtd->oobsize);
716
717 /* Handle block mark swapping. */
Stefan Agnerd0778b32018-06-22 17:19:49 +0200718 mxs_nand_swap_block_mark(geo, nand_info->data_buf, nand_info->oob_buf);
Marek Vasut913a7252011-11-08 23:18:16 +0000719
720 /* Compile the DMA descriptor - write data. */
721 d = mxs_nand_get_dma_desc(nand_info);
722 d->cmd.data =
723 MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_IRQ |
724 MXS_DMA_DESC_DEC_SEM | MXS_DMA_DESC_WAIT4END |
725 (6 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
726
727 d->cmd.address = 0;
728
729 d->cmd.pio_words[0] =
730 GPMI_CTRL0_COMMAND_MODE_WRITE |
731 GPMI_CTRL0_WORD_LENGTH |
732 (nand_info->cur_chip << GPMI_CTRL0_CS_OFFSET) |
733 GPMI_CTRL0_ADDRESS_NAND_DATA;
734 d->cmd.pio_words[1] = 0;
735 d->cmd.pio_words[2] =
736 GPMI_ECCCTRL_ENABLE_ECC |
737 GPMI_ECCCTRL_ECC_CMD_ENCODE |
738 GPMI_ECCCTRL_BUFFER_MASK_BCH_PAGE;
739 d->cmd.pio_words[3] = (mtd->writesize + mtd->oobsize);
740 d->cmd.pio_words[4] = (dma_addr_t)nand_info->data_buf;
741 d->cmd.pio_words[5] = (dma_addr_t)nand_info->oob_buf;
742
Igor Opaniukc55401372019-11-03 16:49:43 +0100743 if (is_mx7() && nand_info->en_randomizer) {
744 d->cmd.pio_words[2] |= GPMI_ECCCTRL_RANDOMIZER_ENABLE |
745 GPMI_ECCCTRL_RANDOMIZER_TYPE2;
746 /*
747 * Write NAND page number needed to be randomized
748 * to GPMI_ECCCOUNT register.
749 *
750 * The value is between 0-255. For additional details
751 * check 9.6.6.4 of i.MX7D Applications Processor reference
752 */
753 d->cmd.pio_words[3] |= (page % 255) << 16;
754 }
755
Marek Vasut913a7252011-11-08 23:18:16 +0000756 mxs_dma_desc_append(channel, d);
757
Marek Vasut1b120e82012-03-15 18:33:19 +0000758 /* Flush caches */
759 mxs_nand_flush_data_buf(nand_info);
760
Marek Vasut913a7252011-11-08 23:18:16 +0000761 /* Execute the DMA chain. */
762 ret = mxs_dma_go(channel);
763 if (ret) {
764 printf("MXS NAND: DMA write error\n");
765 goto rtn;
766 }
767
Stefan Agnerdc8af6d2018-06-22 18:06:12 +0200768 ret = mxs_nand_wait_for_bch_complete(nand_info);
Marek Vasut913a7252011-11-08 23:18:16 +0000769 if (ret) {
770 printf("MXS NAND: BCH write timeout\n");
771 goto rtn;
772 }
773
774rtn:
775 mxs_nand_return_dma_descs(nand_info);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000776 return 0;
Marek Vasut913a7252011-11-08 23:18:16 +0000777}
778
779/*
780 * Read OOB from NAND.
781 *
782 * This function is a veneer that replaces the function originally installed by
783 * the NAND Flash MTD code.
784 */
785static int mxs_nand_hook_read_oob(struct mtd_info *mtd, loff_t from,
786 struct mtd_oob_ops *ops)
787{
Scott Wood17fed142016-05-30 13:57:56 -0500788 struct nand_chip *chip = mtd_to_nand(mtd);
789 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
Marek Vasut913a7252011-11-08 23:18:16 +0000790 int ret;
791
Sergey Lapin3a38a552013-01-14 03:46:50 +0000792 if (ops->mode == MTD_OPS_RAW)
Marek Vasut913a7252011-11-08 23:18:16 +0000793 nand_info->raw_oob_mode = 1;
794 else
795 nand_info->raw_oob_mode = 0;
796
797 ret = nand_info->hooked_read_oob(mtd, from, ops);
798
799 nand_info->raw_oob_mode = 0;
800
801 return ret;
802}
803
804/*
805 * Write OOB to NAND.
806 *
807 * This function is a veneer that replaces the function originally installed by
808 * the NAND Flash MTD code.
809 */
810static int mxs_nand_hook_write_oob(struct mtd_info *mtd, loff_t to,
811 struct mtd_oob_ops *ops)
812{
Scott Wood17fed142016-05-30 13:57:56 -0500813 struct nand_chip *chip = mtd_to_nand(mtd);
814 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
Marek Vasut913a7252011-11-08 23:18:16 +0000815 int ret;
816
Sergey Lapin3a38a552013-01-14 03:46:50 +0000817 if (ops->mode == MTD_OPS_RAW)
Marek Vasut913a7252011-11-08 23:18:16 +0000818 nand_info->raw_oob_mode = 1;
819 else
820 nand_info->raw_oob_mode = 0;
821
822 ret = nand_info->hooked_write_oob(mtd, to, ops);
823
824 nand_info->raw_oob_mode = 0;
825
826 return ret;
827}
828
829/*
830 * Mark a block bad in NAND.
831 *
832 * This function is a veneer that replaces the function originally installed by
833 * the NAND Flash MTD code.
834 */
835static int mxs_nand_hook_block_markbad(struct mtd_info *mtd, loff_t ofs)
836{
Scott Wood17fed142016-05-30 13:57:56 -0500837 struct nand_chip *chip = mtd_to_nand(mtd);
838 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
Marek Vasut913a7252011-11-08 23:18:16 +0000839 int ret;
840
841 nand_info->marking_block_bad = 1;
842
843 ret = nand_info->hooked_block_markbad(mtd, ofs);
844
845 nand_info->marking_block_bad = 0;
846
847 return ret;
848}
849
850/*
851 * There are several places in this driver where we have to handle the OOB and
852 * block marks. This is the function where things are the most complicated, so
853 * this is where we try to explain it all. All the other places refer back to
854 * here.
855 *
856 * These are the rules, in order of decreasing importance:
857 *
858 * 1) Nothing the caller does can be allowed to imperil the block mark, so all
859 * write operations take measures to protect it.
860 *
861 * 2) In read operations, the first byte of the OOB we return must reflect the
862 * true state of the block mark, no matter where that block mark appears in
863 * the physical page.
864 *
865 * 3) ECC-based read operations return an OOB full of set bits (since we never
866 * allow ECC-based writes to the OOB, it doesn't matter what ECC-based reads
867 * return).
868 *
869 * 4) "Raw" read operations return a direct view of the physical bytes in the
870 * page, using the conventional definition of which bytes are data and which
871 * are OOB. This gives the caller a way to see the actual, physical bytes
872 * in the page, without the distortions applied by our ECC engine.
873 *
874 * What we do for this specific read operation depends on whether we're doing
875 * "raw" read, or an ECC-based read.
876 *
877 * It turns out that knowing whether we want an "ECC-based" or "raw" read is not
878 * easy. When reading a page, for example, the NAND Flash MTD code calls our
879 * ecc.read_page or ecc.read_page_raw function. Thus, the fact that MTD wants an
880 * ECC-based or raw view of the page is implicit in which function it calls
881 * (there is a similar pair of ECC-based/raw functions for writing).
882 *
883 * Since MTD assumes the OOB is not covered by ECC, there is no pair of
884 * ECC-based/raw functions for reading or or writing the OOB. The fact that the
885 * caller wants an ECC-based or raw view of the page is not propagated down to
886 * this driver.
887 *
888 * Since our OOB *is* covered by ECC, we need this information. So, we hook the
889 * ecc.read_oob and ecc.write_oob function pointers in the owning
890 * struct mtd_info with our own functions. These hook functions set the
891 * raw_oob_mode field so that, when control finally arrives here, we'll know
892 * what to do.
893 */
894static int mxs_nand_ecc_read_oob(struct mtd_info *mtd, struct nand_chip *nand,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000895 int page)
Marek Vasut913a7252011-11-08 23:18:16 +0000896{
Scott Wood17fed142016-05-30 13:57:56 -0500897 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Marek Vasut913a7252011-11-08 23:18:16 +0000898
899 /*
900 * First, fill in the OOB buffer. If we're doing a raw read, we need to
901 * get the bytes from the physical page. If we're not doing a raw read,
902 * we need to fill the buffer with set bits.
903 */
904 if (nand_info->raw_oob_mode) {
905 /*
906 * If control arrives here, we're doing a "raw" read. Send the
907 * command to read the conventional OOB and read it.
908 */
909 nand->cmdfunc(mtd, NAND_CMD_READ0, mtd->writesize, page);
910 nand->read_buf(mtd, nand->oob_poi, mtd->oobsize);
911 } else {
912 /*
913 * If control arrives here, we're not doing a "raw" read. Fill
914 * the OOB buffer with set bits and correct the block mark.
915 */
916 memset(nand->oob_poi, 0xff, mtd->oobsize);
917
918 nand->cmdfunc(mtd, NAND_CMD_READ0, mtd->writesize, page);
919 mxs_nand_read_buf(mtd, nand->oob_poi, 1);
920 }
921
922 return 0;
923
924}
925
926/*
927 * Write OOB data to NAND.
928 */
929static int mxs_nand_ecc_write_oob(struct mtd_info *mtd, struct nand_chip *nand,
930 int page)
931{
Scott Wood17fed142016-05-30 13:57:56 -0500932 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Marek Vasut913a7252011-11-08 23:18:16 +0000933 uint8_t block_mark = 0;
934
935 /*
936 * There are fundamental incompatibilities between the i.MX GPMI NFC and
937 * the NAND Flash MTD model that make it essentially impossible to write
938 * the out-of-band bytes.
939 *
940 * We permit *ONE* exception. If the *intent* of writing the OOB is to
941 * mark a block bad, we can do that.
942 */
943
944 if (!nand_info->marking_block_bad) {
945 printf("NXS NAND: Writing OOB isn't supported\n");
946 return -EIO;
947 }
948
949 /* Write the block mark. */
950 nand->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
951 nand->write_buf(mtd, &block_mark, 1);
952 nand->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
953
954 /* Check if it worked. */
955 if (nand->waitfunc(mtd, nand) & NAND_STATUS_FAIL)
956 return -EIO;
957
958 return 0;
959}
960
961/*
962 * Claims all blocks are good.
963 *
964 * In principle, this function is *only* called when the NAND Flash MTD system
965 * isn't allowed to keep an in-memory bad block table, so it is forced to ask
966 * the driver for bad block information.
967 *
968 * In fact, we permit the NAND Flash MTD system to have an in-memory BBT, so
969 * this function is *only* called when we take it away.
970 *
971 * Thus, this function is only called when we want *all* blocks to look good,
972 * so it *always* return success.
973 */
Scott Wood52ab7ce2016-05-30 13:57:58 -0500974static int mxs_nand_block_bad(struct mtd_info *mtd, loff_t ofs)
Marek Vasut913a7252011-11-08 23:18:16 +0000975{
Stefan Agneread66eb2018-06-22 18:06:18 +0200976 return 0;
977}
978
979static int mxs_nand_set_geometry(struct mtd_info *mtd, struct bch_geometry *geo)
980{
981 struct nand_chip *chip = mtd_to_nand(mtd);
982 struct nand_chip *nand = mtd_to_nand(mtd);
983 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
984
985 if (chip->ecc.strength > 0 && chip->ecc.size > 0)
986 return mxs_nand_calc_ecc_layout_by_info(geo, mtd,
987 chip->ecc.strength, chip->ecc.size);
988
989 if (nand_info->use_minimum_ecc ||
990 mxs_nand_calc_ecc_layout(geo, mtd)) {
991 if (!(chip->ecc_strength_ds > 0 && chip->ecc_step_ds > 0))
992 return -EINVAL;
993
994 return mxs_nand_calc_ecc_layout_by_info(geo, mtd,
995 chip->ecc_strength_ds, chip->ecc_step_ds);
996 }
997
Marek Vasut913a7252011-11-08 23:18:16 +0000998 return 0;
999}
1000
1001/*
Marek Vasut913a7252011-11-08 23:18:16 +00001002 * At this point, the physical NAND Flash chips have been identified and
1003 * counted, so we know the physical geometry. This enables us to make some
1004 * important configuration decisions.
1005 *
Robert P. J. Day8d56db92016-07-15 13:44:45 -04001006 * The return value of this function propagates directly back to this driver's
Stefan Agner5883e552018-06-22 17:19:47 +02001007 * board_nand_init(). Anything other than zero will cause this driver to
Marek Vasut913a7252011-11-08 23:18:16 +00001008 * tear everything down and declare failure.
1009 */
Stefan Agner5883e552018-06-22 17:19:47 +02001010int mxs_nand_setup_ecc(struct mtd_info *mtd)
Marek Vasut913a7252011-11-08 23:18:16 +00001011{
Scott Wood17fed142016-05-30 13:57:56 -05001012 struct nand_chip *nand = mtd_to_nand(mtd);
1013 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
Stefan Agnerd0778b32018-06-22 17:19:49 +02001014 struct bch_geometry *geo = &nand_info->bch_geometry;
Stefan Agnerdc8af6d2018-06-22 18:06:12 +02001015 struct mxs_bch_regs *bch_regs = nand_info->bch_regs;
Marek Vasut913a7252011-11-08 23:18:16 +00001016 uint32_t tmp;
Stefan Agneread66eb2018-06-22 18:06:18 +02001017 int ret;
Stefan Agner4d42ac12018-06-22 17:19:51 +02001018
Igor Opaniukc55401372019-11-03 16:49:43 +01001019 nand_info->en_randomizer = 0;
1020 nand_info->oobsize = mtd->oobsize;
1021 nand_info->writesize = mtd->writesize;
1022
Stefan Agneread66eb2018-06-22 18:06:18 +02001023 ret = mxs_nand_set_geometry(mtd, geo);
Stefan Agner4d42ac12018-06-22 17:19:51 +02001024 if (ret)
1025 return ret;
1026
1027 mxs_nand_calc_mark_offset(geo, mtd->writesize);
Peng Fanc94f09d2015-07-21 16:15:19 +08001028
Marek Vasut913a7252011-11-08 23:18:16 +00001029 /* Configure BCH and set NFC geometry */
Otavio Salvadorcbf0bf22012-08-13 09:53:12 +00001030 mxs_reset_block(&bch_regs->hw_bch_ctrl_reg);
Marek Vasut913a7252011-11-08 23:18:16 +00001031
1032 /* Configure layout 0 */
Stefan Agnerd0778b32018-06-22 17:19:49 +02001033 tmp = (geo->ecc_chunk_count - 1) << BCH_FLASHLAYOUT0_NBLOCKS_OFFSET;
Marek Vasut913a7252011-11-08 23:18:16 +00001034 tmp |= MXS_NAND_METADATA_SIZE << BCH_FLASHLAYOUT0_META_SIZE_OFFSET;
Stefan Agnerd0778b32018-06-22 17:19:49 +02001035 tmp |= (geo->ecc_strength >> 1) << BCH_FLASHLAYOUT0_ECC0_OFFSET;
1036 tmp |= geo->ecc_chunk_size >> MXS_NAND_CHUNK_DATA_CHUNK_SIZE_SHIFT;
1037 tmp |= (geo->gf_len == 14 ? 1 : 0) <<
Peng Fanc94f09d2015-07-21 16:15:19 +08001038 BCH_FLASHLAYOUT0_GF13_0_GF14_1_OFFSET;
Marek Vasut913a7252011-11-08 23:18:16 +00001039 writel(tmp, &bch_regs->hw_bch_flash0layout0);
Igor Opaniukc55401372019-11-03 16:49:43 +01001040 nand_info->bch_flash0layout0 = tmp;
Marek Vasut913a7252011-11-08 23:18:16 +00001041
1042 tmp = (mtd->writesize + mtd->oobsize)
1043 << BCH_FLASHLAYOUT1_PAGE_SIZE_OFFSET;
Stefan Agnerd0778b32018-06-22 17:19:49 +02001044 tmp |= (geo->ecc_strength >> 1) << BCH_FLASHLAYOUT1_ECCN_OFFSET;
1045 tmp |= geo->ecc_chunk_size >> MXS_NAND_CHUNK_DATA_CHUNK_SIZE_SHIFT;
1046 tmp |= (geo->gf_len == 14 ? 1 : 0) <<
Peng Fanc94f09d2015-07-21 16:15:19 +08001047 BCH_FLASHLAYOUT1_GF13_0_GF14_1_OFFSET;
Marek Vasut913a7252011-11-08 23:18:16 +00001048 writel(tmp, &bch_regs->hw_bch_flash0layout1);
Igor Opaniukc55401372019-11-03 16:49:43 +01001049 nand_info->bch_flash0layout1 = tmp;
Marek Vasut913a7252011-11-08 23:18:16 +00001050
1051 /* Set *all* chip selects to use layout 0 */
1052 writel(0, &bch_regs->hw_bch_layoutselect);
1053
1054 /* Enable BCH complete interrupt */
1055 writel(BCH_CTRL_COMPLETE_IRQ_EN, &bch_regs->hw_bch_ctrl_set);
1056
1057 /* Hook some operations at the MTD level. */
Sergey Lapin3a38a552013-01-14 03:46:50 +00001058 if (mtd->_read_oob != mxs_nand_hook_read_oob) {
1059 nand_info->hooked_read_oob = mtd->_read_oob;
1060 mtd->_read_oob = mxs_nand_hook_read_oob;
Marek Vasut913a7252011-11-08 23:18:16 +00001061 }
1062
Sergey Lapin3a38a552013-01-14 03:46:50 +00001063 if (mtd->_write_oob != mxs_nand_hook_write_oob) {
1064 nand_info->hooked_write_oob = mtd->_write_oob;
1065 mtd->_write_oob = mxs_nand_hook_write_oob;
Marek Vasut913a7252011-11-08 23:18:16 +00001066 }
1067
Sergey Lapin3a38a552013-01-14 03:46:50 +00001068 if (mtd->_block_markbad != mxs_nand_hook_block_markbad) {
1069 nand_info->hooked_block_markbad = mtd->_block_markbad;
1070 mtd->_block_markbad = mxs_nand_hook_block_markbad;
Marek Vasut913a7252011-11-08 23:18:16 +00001071 }
1072
Stefan Agner5883e552018-06-22 17:19:47 +02001073 return 0;
Marek Vasut913a7252011-11-08 23:18:16 +00001074}
1075
1076/*
1077 * Allocate DMA buffers
1078 */
1079int mxs_nand_alloc_buffers(struct mxs_nand_info *nand_info)
1080{
1081 uint8_t *buf;
1082 const int size = NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE;
1083
Marek Vasut1b120e82012-03-15 18:33:19 +00001084 nand_info->data_buf_size = roundup(size, MXS_DMA_ALIGNMENT);
1085
Marek Vasut913a7252011-11-08 23:18:16 +00001086 /* DMA buffers */
Marek Vasut1b120e82012-03-15 18:33:19 +00001087 buf = memalign(MXS_DMA_ALIGNMENT, nand_info->data_buf_size);
Marek Vasut913a7252011-11-08 23:18:16 +00001088 if (!buf) {
1089 printf("MXS NAND: Error allocating DMA buffers\n");
1090 return -ENOMEM;
1091 }
1092
Marek Vasut1b120e82012-03-15 18:33:19 +00001093 memset(buf, 0, nand_info->data_buf_size);
Marek Vasut913a7252011-11-08 23:18:16 +00001094
1095 nand_info->data_buf = buf;
1096 nand_info->oob_buf = buf + NAND_MAX_PAGESIZE;
Marek Vasut913a7252011-11-08 23:18:16 +00001097 /* Command buffers */
1098 nand_info->cmd_buf = memalign(MXS_DMA_ALIGNMENT,
1099 MXS_NAND_COMMAND_BUFFER_SIZE);
1100 if (!nand_info->cmd_buf) {
1101 free(buf);
1102 printf("MXS NAND: Error allocating command buffers\n");
1103 return -ENOMEM;
1104 }
1105 memset(nand_info->cmd_buf, 0, MXS_NAND_COMMAND_BUFFER_SIZE);
1106 nand_info->cmd_queue_len = 0;
1107
1108 return 0;
1109}
1110
1111/*
1112 * Initializes the NFC hardware.
1113 */
Adam Ford6edb91a2019-01-12 06:25:48 -06001114static int mxs_nand_init_dma(struct mxs_nand_info *info)
Marek Vasut913a7252011-11-08 23:18:16 +00001115{
Peng Fane37d5a92016-01-27 10:38:02 +08001116 int i = 0, j, ret = 0;
Marek Vasut913a7252011-11-08 23:18:16 +00001117
1118 info->desc = malloc(sizeof(struct mxs_dma_desc *) *
1119 MXS_NAND_DMA_DESCRIPTOR_COUNT);
Peng Fane37d5a92016-01-27 10:38:02 +08001120 if (!info->desc) {
1121 ret = -ENOMEM;
Marek Vasut913a7252011-11-08 23:18:16 +00001122 goto err1;
Peng Fane37d5a92016-01-27 10:38:02 +08001123 }
Marek Vasut913a7252011-11-08 23:18:16 +00001124
1125 /* Allocate the DMA descriptors. */
1126 for (i = 0; i < MXS_NAND_DMA_DESCRIPTOR_COUNT; i++) {
1127 info->desc[i] = mxs_dma_desc_alloc();
Peng Fane37d5a92016-01-27 10:38:02 +08001128 if (!info->desc[i]) {
1129 ret = -ENOMEM;
Marek Vasut913a7252011-11-08 23:18:16 +00001130 goto err2;
Peng Fane37d5a92016-01-27 10:38:02 +08001131 }
Marek Vasut913a7252011-11-08 23:18:16 +00001132 }
1133
1134 /* Init the DMA controller. */
Fabio Estevam17156222017-06-29 09:33:44 -03001135 mxs_dma_init();
Marek Vasut93541b42012-04-08 17:34:46 +00001136 for (j = MXS_DMA_CHANNEL_AHB_APBH_GPMI0;
1137 j <= MXS_DMA_CHANNEL_AHB_APBH_GPMI7; j++) {
Peng Fane37d5a92016-01-27 10:38:02 +08001138 ret = mxs_dma_init_channel(j);
1139 if (ret)
Marek Vasut93541b42012-04-08 17:34:46 +00001140 goto err3;
1141 }
Marek Vasut913a7252011-11-08 23:18:16 +00001142
1143 /* Reset the GPMI block. */
Stefan Agnerdc8af6d2018-06-22 18:06:12 +02001144 mxs_reset_block(&info->gpmi_regs->hw_gpmi_ctrl0_reg);
1145 mxs_reset_block(&info->bch_regs->hw_bch_ctrl_reg);
Marek Vasut913a7252011-11-08 23:18:16 +00001146
1147 /*
1148 * Choose NAND mode, set IRQ polarity, disable write protection and
1149 * select BCH ECC.
1150 */
Stefan Agnerdc8af6d2018-06-22 18:06:12 +02001151 clrsetbits_le32(&info->gpmi_regs->hw_gpmi_ctrl1,
Marek Vasut913a7252011-11-08 23:18:16 +00001152 GPMI_CTRL1_GPMI_MODE,
1153 GPMI_CTRL1_ATA_IRQRDY_POLARITY | GPMI_CTRL1_DEV_RESET |
1154 GPMI_CTRL1_BCH_MODE);
1155
1156 return 0;
1157
Marek Vasut93541b42012-04-08 17:34:46 +00001158err3:
Peng Fane37d5a92016-01-27 10:38:02 +08001159 for (--j; j >= MXS_DMA_CHANNEL_AHB_APBH_GPMI0; j--)
Marek Vasut93541b42012-04-08 17:34:46 +00001160 mxs_dma_release(j);
Marek Vasut913a7252011-11-08 23:18:16 +00001161err2:
Marek Vasut913a7252011-11-08 23:18:16 +00001162 for (--i; i >= 0; i--)
1163 mxs_dma_desc_free(info->desc[i]);
Peng Fane37d5a92016-01-27 10:38:02 +08001164 free(info->desc);
1165err1:
1166 if (ret == -ENOMEM)
1167 printf("MXS NAND: Unable to allocate DMA descriptors\n");
1168 return ret;
Marek Vasut913a7252011-11-08 23:18:16 +00001169}
1170
Stefan Agner7152f342018-06-22 17:19:46 +02001171int mxs_nand_init_spl(struct nand_chip *nand)
1172{
1173 struct mxs_nand_info *nand_info;
1174 int err;
1175
1176 nand_info = malloc(sizeof(struct mxs_nand_info));
1177 if (!nand_info) {
1178 printf("MXS NAND: Failed to allocate private data\n");
1179 return -ENOMEM;
1180 }
1181 memset(nand_info, 0, sizeof(struct mxs_nand_info));
1182
Stefan Agnerdc8af6d2018-06-22 18:06:12 +02001183 nand_info->gpmi_regs = (struct mxs_gpmi_regs *)MXS_GPMI_BASE;
1184 nand_info->bch_regs = (struct mxs_bch_regs *)MXS_BCH_BASE;
Adam Ford10210732019-01-02 20:36:52 -06001185
1186 if (is_mx6sx() || is_mx7())
1187 nand_info->max_ecc_strength_supported = 62;
1188 else
1189 nand_info->max_ecc_strength_supported = 40;
1190
Stefan Agner7152f342018-06-22 17:19:46 +02001191 err = mxs_nand_alloc_buffers(nand_info);
1192 if (err)
1193 return err;
1194
Stefan Agner00e65162018-06-22 18:06:13 +02001195 err = mxs_nand_init_dma(nand_info);
Stefan Agner7152f342018-06-22 17:19:46 +02001196 if (err)
1197 return err;
1198
1199 nand_set_controller_data(nand, nand_info);
1200
1201 nand->options |= NAND_NO_SUBPAGE_WRITE;
1202
1203 nand->cmd_ctrl = mxs_nand_cmd_ctrl;
1204 nand->dev_ready = mxs_nand_device_ready;
1205 nand->select_chip = mxs_nand_select_chip;
Stefan Agner7152f342018-06-22 17:19:46 +02001206
1207 nand->read_byte = mxs_nand_read_byte;
1208 nand->read_buf = mxs_nand_read_buf;
1209
1210 nand->ecc.read_page = mxs_nand_ecc_read_page;
1211
1212 nand->ecc.mode = NAND_ECC_HW;
Stefan Agner7152f342018-06-22 17:19:46 +02001213
1214 return 0;
1215}
1216
Stefan Agner19f90512018-06-22 18:06:16 +02001217int mxs_nand_init_ctrl(struct mxs_nand_info *nand_info)
Marek Vasut913a7252011-11-08 23:18:16 +00001218{
Stefan Agner5883e552018-06-22 17:19:47 +02001219 struct mtd_info *mtd;
Stefan Agner5883e552018-06-22 17:19:47 +02001220 struct nand_chip *nand;
Marek Vasut913a7252011-11-08 23:18:16 +00001221 int err;
1222
Stefan Agner5883e552018-06-22 17:19:47 +02001223 nand = &nand_info->chip;
1224 mtd = nand_to_mtd(nand);
Marek Vasut913a7252011-11-08 23:18:16 +00001225 err = mxs_nand_alloc_buffers(nand_info);
1226 if (err)
Stefan Agner404b1102018-06-22 18:06:14 +02001227 return err;
Marek Vasut913a7252011-11-08 23:18:16 +00001228
Stefan Agner00e65162018-06-22 18:06:13 +02001229 err = mxs_nand_init_dma(nand_info);
Marek Vasut913a7252011-11-08 23:18:16 +00001230 if (err)
Stefan Agner404b1102018-06-22 18:06:14 +02001231 goto err_free_buffers;
Marek Vasut913a7252011-11-08 23:18:16 +00001232
1233 memset(&fake_ecc_layout, 0, sizeof(fake_ecc_layout));
1234
Stefan Agner95f376f2018-06-22 17:19:48 +02001235#ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
1236 nand->bbt_options |= NAND_BBT_USE_FLASH | NAND_BBT_NO_OOB;
1237#endif
1238
Scott Wood17fed142016-05-30 13:57:56 -05001239 nand_set_controller_data(nand, nand_info);
Marek Vasut913a7252011-11-08 23:18:16 +00001240 nand->options |= NAND_NO_SUBPAGE_WRITE;
1241
Stefan Agner150ddbc2018-06-22 18:06:17 +02001242 if (nand_info->dev)
1243 nand->flash_node = dev_of_offset(nand_info->dev);
1244
Marek Vasut913a7252011-11-08 23:18:16 +00001245 nand->cmd_ctrl = mxs_nand_cmd_ctrl;
1246
1247 nand->dev_ready = mxs_nand_device_ready;
1248 nand->select_chip = mxs_nand_select_chip;
1249 nand->block_bad = mxs_nand_block_bad;
Marek Vasut913a7252011-11-08 23:18:16 +00001250
1251 nand->read_byte = mxs_nand_read_byte;
1252
1253 nand->read_buf = mxs_nand_read_buf;
1254 nand->write_buf = mxs_nand_write_buf;
1255
Stefan Agner5883e552018-06-22 17:19:47 +02001256 /* first scan to find the device and get the page size */
1257 if (nand_scan_ident(mtd, CONFIG_SYS_MAX_NAND_DEVICE, NULL))
Stefan Agner404b1102018-06-22 18:06:14 +02001258 goto err_free_buffers;
Stefan Agner5883e552018-06-22 17:19:47 +02001259
1260 if (mxs_nand_setup_ecc(mtd))
Stefan Agner404b1102018-06-22 18:06:14 +02001261 goto err_free_buffers;
Stefan Agner5883e552018-06-22 17:19:47 +02001262
Marek Vasut913a7252011-11-08 23:18:16 +00001263 nand->ecc.read_page = mxs_nand_ecc_read_page;
1264 nand->ecc.write_page = mxs_nand_ecc_write_page;
1265 nand->ecc.read_oob = mxs_nand_ecc_read_oob;
1266 nand->ecc.write_oob = mxs_nand_ecc_write_oob;
1267
1268 nand->ecc.layout = &fake_ecc_layout;
1269 nand->ecc.mode = NAND_ECC_HW;
Stefan Agner72d627d2018-06-22 17:19:50 +02001270 nand->ecc.size = nand_info->bch_geometry.ecc_chunk_size;
1271 nand->ecc.strength = nand_info->bch_geometry.ecc_strength;
Marek Vasut913a7252011-11-08 23:18:16 +00001272
Stefan Agner5883e552018-06-22 17:19:47 +02001273 /* second phase scan */
1274 err = nand_scan_tail(mtd);
1275 if (err)
Stefan Agner404b1102018-06-22 18:06:14 +02001276 goto err_free_buffers;
Stefan Agner5883e552018-06-22 17:19:47 +02001277
1278 err = nand_register(0, mtd);
1279 if (err)
Stefan Agner404b1102018-06-22 18:06:14 +02001280 goto err_free_buffers;
Stefan Agner5883e552018-06-22 17:19:47 +02001281
Stefan Agner404b1102018-06-22 18:06:14 +02001282 return 0;
Marek Vasut913a7252011-11-08 23:18:16 +00001283
Stefan Agner404b1102018-06-22 18:06:14 +02001284err_free_buffers:
Marek Vasut913a7252011-11-08 23:18:16 +00001285 free(nand_info->data_buf);
1286 free(nand_info->cmd_buf);
Stefan Agner404b1102018-06-22 18:06:14 +02001287
1288 return err;
1289}
1290
Stefan Agner150ddbc2018-06-22 18:06:17 +02001291#ifndef CONFIG_NAND_MXS_DT
Stefan Agner404b1102018-06-22 18:06:14 +02001292void board_nand_init(void)
1293{
1294 struct mxs_nand_info *nand_info;
1295
1296 nand_info = malloc(sizeof(struct mxs_nand_info));
1297 if (!nand_info) {
1298 printf("MXS NAND: Failed to allocate private data\n");
1299 return;
1300 }
1301 memset(nand_info, 0, sizeof(struct mxs_nand_info));
1302
1303 nand_info->gpmi_regs = (struct mxs_gpmi_regs *)MXS_GPMI_BASE;
1304 nand_info->bch_regs = (struct mxs_bch_regs *)MXS_BCH_BASE;
1305
Stefan Agner4dc98db2018-06-22 18:06:15 +02001306 /* Refer to Chapter 17 for i.MX6DQ, Chapter 18 for i.MX6SX */
1307 if (is_mx6sx() || is_mx7())
1308 nand_info->max_ecc_strength_supported = 62;
1309 else
1310 nand_info->max_ecc_strength_supported = 40;
1311
1312#ifdef CONFIG_NAND_MXS_USE_MINIMUM_ECC
1313 nand_info->use_minimum_ecc = true;
1314#endif
1315
Stefan Agner19f90512018-06-22 18:06:16 +02001316 if (mxs_nand_init_ctrl(nand_info) < 0)
Stefan Agner404b1102018-06-22 18:06:14 +02001317 goto err;
1318
Stefan Agner5883e552018-06-22 17:19:47 +02001319 return;
Stefan Agner404b1102018-06-22 18:06:14 +02001320
1321err:
1322 free(nand_info);
Marek Vasut913a7252011-11-08 23:18:16 +00001323}
Stefan Agner150ddbc2018-06-22 18:06:17 +02001324#endif
Igor Opaniukc55401372019-11-03 16:49:43 +01001325
1326/*
1327 * Read NAND layout for FCB block generation.
1328 */
1329void mxs_nand_get_layout(struct mtd_info *mtd, struct mxs_nand_layout *l)
1330{
1331 struct mxs_bch_regs *bch_regs = (struct mxs_bch_regs *)MXS_BCH_BASE;
1332 u32 tmp;
1333
1334 tmp = readl(&bch_regs->hw_bch_flash0layout0);
1335 l->nblocks = (tmp & BCH_FLASHLAYOUT0_NBLOCKS_MASK) >>
1336 BCH_FLASHLAYOUT0_NBLOCKS_OFFSET;
1337 l->meta_size = (tmp & BCH_FLASHLAYOUT0_META_SIZE_MASK) >>
1338 BCH_FLASHLAYOUT0_META_SIZE_OFFSET;
1339
1340 tmp = readl(&bch_regs->hw_bch_flash0layout1);
1341 l->data0_size = 4 * ((tmp & BCH_FLASHLAYOUT0_DATA0_SIZE_MASK) >>
1342 BCH_FLASHLAYOUT0_DATA0_SIZE_OFFSET);
1343 l->ecc0 = (tmp & BCH_FLASHLAYOUT0_ECC0_MASK) >>
1344 BCH_FLASHLAYOUT0_ECC0_OFFSET;
1345 l->datan_size = 4 * ((tmp & BCH_FLASHLAYOUT1_DATAN_SIZE_MASK) >>
1346 BCH_FLASHLAYOUT1_DATAN_SIZE_OFFSET);
1347 l->eccn = (tmp & BCH_FLASHLAYOUT1_ECCN_MASK) >>
1348 BCH_FLASHLAYOUT1_ECCN_OFFSET;
1349}
1350
1351/*
1352 * Set BCH to specific layout used by ROM bootloader to read FCB.
1353 */
1354void mxs_nand_mode_fcb(struct mtd_info *mtd)
1355{
1356 u32 tmp;
1357 struct mxs_bch_regs *bch_regs = (struct mxs_bch_regs *)MXS_BCH_BASE;
1358 struct nand_chip *nand = mtd_to_nand(mtd);
1359 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
1360
1361 nand_info->en_randomizer = 1;
1362
1363 mtd->writesize = 1024;
1364 mtd->oobsize = 1862 - 1024;
1365
1366 /* 8 ecc_chunks_*/
1367 tmp = 7 << BCH_FLASHLAYOUT0_NBLOCKS_OFFSET;
1368 /* 32 bytes for metadata */
1369 tmp |= 32 << BCH_FLASHLAYOUT0_META_SIZE_OFFSET;
1370 /* using ECC62 level to be performed */
1371 tmp |= 0x1F << BCH_FLASHLAYOUT0_ECC0_OFFSET;
1372 /* 0x20 * 4 bytes of the data0 block */
1373 tmp |= 0x20 << BCH_FLASHLAYOUT0_DATA0_SIZE_OFFSET;
1374 tmp |= 0 << BCH_FLASHLAYOUT0_GF13_0_GF14_1_OFFSET;
1375 writel(tmp, &bch_regs->hw_bch_flash0layout0);
1376
1377 /* 1024 for data + 838 for OOB */
1378 tmp = 1862 << BCH_FLASHLAYOUT1_PAGE_SIZE_OFFSET;
1379 /* using ECC62 level to be performed */
1380 tmp |= 0x1F << BCH_FLASHLAYOUT1_ECCN_OFFSET;
1381 /* 0x20 * 4 bytes of the data0 block */
1382 tmp |= 0x20 << BCH_FLASHLAYOUT1_DATAN_SIZE_OFFSET;
1383 tmp |= 0 << BCH_FLASHLAYOUT1_GF13_0_GF14_1_OFFSET;
1384 writel(tmp, &bch_regs->hw_bch_flash0layout1);
1385}
1386
1387/*
1388 * Restore BCH to normal settings.
1389 */
1390void mxs_nand_mode_normal(struct mtd_info *mtd)
1391{
1392 struct mxs_bch_regs *bch_regs = (struct mxs_bch_regs *)MXS_BCH_BASE;
1393 struct nand_chip *nand = mtd_to_nand(mtd);
1394 struct mxs_nand_info *nand_info = nand_get_controller_data(nand);
1395
1396 nand_info->en_randomizer = 0;
1397
1398 mtd->writesize = nand_info->writesize;
1399 mtd->oobsize = nand_info->oobsize;
1400
1401 writel(nand_info->bch_flash0layout0, &bch_regs->hw_bch_flash0layout0);
1402 writel(nand_info->bch_flash0layout1, &bch_regs->hw_bch_flash0layout1);
1403}
1404
1405uint32_t mxs_nand_mark_byte_offset(struct mtd_info *mtd)
1406{
1407 struct nand_chip *chip = mtd_to_nand(mtd);
1408 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
1409 struct bch_geometry *geo = &nand_info->bch_geometry;
1410
1411 return geo->block_mark_byte_offset;
1412}
1413
1414uint32_t mxs_nand_mark_bit_offset(struct mtd_info *mtd)
1415{
1416 struct nand_chip *chip = mtd_to_nand(mtd);
1417 struct mxs_nand_info *nand_info = nand_get_controller_data(chip);
1418 struct bch_geometry *geo = &nand_info->bch_geometry;
1419
1420 return geo->block_mark_bit_offset;
1421}