blob: eae670126229698365598c8f339b9e559198f145 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Eibach81b37932011-01-21 09:31:21 +01002/*
3 * (C) Copyright 2010
Mario Sixb4893582018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibach81b37932011-01-21 09:31:21 +01005 */
6
7#ifndef __GDSYS_FPGA_H
8#define __GDSYS_FPGA_H
9
Dirk Eibach6fabe552011-10-20 11:12:55 +020010int init_func_fpga(void);
11
Dirk Eibach81b37932011-01-21 09:31:21 +010012enum {
13 FPGA_STATE_DONE_FAILED = 1 << 0,
14 FPGA_STATE_REFLECTION_FAILED = 1 << 1,
Dirk Eibach6fabe552011-10-20 11:12:55 +020015 FPGA_STATE_PLATFORM = 1 << 2,
Dirk Eibach81b37932011-01-21 09:31:21 +010016};
17
18int get_fpga_state(unsigned dev);
Dirk Eibach81b37932011-01-21 09:31:21 +010019
Dirk Eibach20614a22013-06-26 16:04:26 +020020int fpga_set_reg(u32 fpga, u16 *reg, off_t regoff, u16 data);
21int fpga_get_reg(u32 fpga, u16 *reg, off_t regoff, u16 *data);
22
23extern struct ihs_fpga *fpga_ptr[];
24
25#define FPGA_SET_REG(ix, fld, val) \
26 fpga_set_reg((ix), \
27 &fpga_ptr[ix]->fld, \
28 offsetof(struct ihs_fpga, fld), \
29 val)
30
31#define FPGA_GET_REG(ix, fld, val) \
32 fpga_get_reg((ix), \
33 &fpga_ptr[ix]->fld, \
34 offsetof(struct ihs_fpga, fld), \
35 val)
36
Dirk Eibach6176f4c2012-04-27 10:33:46 +020037struct ihs_gpio {
Dirk Eibach81b37932011-01-21 09:31:21 +010038 u16 read;
39 u16 clear;
40 u16 set;
Dirk Eibach6176f4c2012-04-27 10:33:46 +020041};
Dirk Eibach81b37932011-01-21 09:31:21 +010042
Dirk Eibach6176f4c2012-04-27 10:33:46 +020043struct ihs_i2c {
Dirk Eibachb9577432014-07-03 09:28:18 +020044 u16 interrupt_status;
45 u16 interrupt_enable;
Dirk Eibach81b37932011-01-21 09:31:21 +010046 u16 write_mailbox_ext;
Dirk Eibachb9577432014-07-03 09:28:18 +020047 u16 write_mailbox;
Dirk Eibach81b37932011-01-21 09:31:21 +010048 u16 read_mailbox_ext;
Dirk Eibachb9577432014-07-03 09:28:18 +020049 u16 read_mailbox;
Dirk Eibach6176f4c2012-04-27 10:33:46 +020050};
Dirk Eibach81b37932011-01-21 09:31:21 +010051
Dirk Eibach6176f4c2012-04-27 10:33:46 +020052struct ihs_osd {
Dirk Eibach81b37932011-01-21 09:31:21 +010053 u16 version;
54 u16 features;
55 u16 control;
56 u16 xy_size;
Dirk Eibachd3b17002011-04-06 13:53:47 +020057 u16 xy_scale;
58 u16 x_pos;
59 u16 y_pos;
Dirk Eibach6176f4c2012-04-27 10:33:46 +020060};
Dirk Eibach81b37932011-01-21 09:31:21 +010061
Dirk Eibachf74a0272014-11-13 19:21:18 +010062struct ihs_mdio {
63 u16 control;
64 u16 address_data;
65 u16 rx_data;
66};
67
68struct ihs_io_ep {
69 u16 transmit_data;
70 u16 rx_tx_control;
71 u16 receive_data;
72 u16 rx_tx_status;
73 u16 reserved;
74 u16 device_address;
75 u16 target_address;
76};
77
Dirk Eibach9a659572012-04-26 03:54:22 +000078#ifdef CONFIG_NEO
Dirk Eibach6176f4c2012-04-27 10:33:46 +020079struct ihs_fpga {
Dirk Eibach9a659572012-04-26 03:54:22 +000080 u16 reflection_low; /* 0x0000 */
81 u16 versions; /* 0x0002 */
82 u16 fpga_features; /* 0x0004 */
83 u16 fpga_version; /* 0x0006 */
84 u16 reserved_0[8187]; /* 0x0008 */
85 u16 reflection_high; /* 0x3ffe */
Dirk Eibach6176f4c2012-04-27 10:33:46 +020086};
Dirk Eibach9a659572012-04-26 03:54:22 +000087#endif
88
Mario Sixc9c663b2019-01-21 09:17:45 +010089#if defined(CONFIG_TARGET_HRCON) || defined(CONFIG_STRIDER_CON_DP)
Dirk Eibachf74a0272014-11-13 19:21:18 +010090struct ihs_fpga {
91 u16 reflection_low; /* 0x0000 */
92 u16 versions; /* 0x0002 */
93 u16 fpga_version; /* 0x0004 */
94 u16 fpga_features; /* 0x0006 */
95 u16 reserved_0[1]; /* 0x0008 */
96 u16 top_interrupt; /* 0x000a */
Dirk Eibach981bacd2015-10-28 11:46:35 +010097 u16 reserved_1[2]; /* 0x000c */
98 u16 control; /* 0x0010 */
99 u16 extended_control; /* 0x0012 */
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200100 struct ihs_gpio gpio; /* 0x0014 */
Dirk Eibach81b37932011-01-21 09:31:21 +0100101 u16 mpc3w_control; /* 0x001a */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100102 u16 reserved_2[2]; /* 0x001c */
103 struct ihs_io_ep ep; /* 0x0020 */
104 u16 reserved_3[9]; /* 0x002e */
Dirk Eibach9ac33852015-10-28 11:46:22 +0100105 struct ihs_i2c i2c0; /* 0x0040 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100106 u16 reserved_4[10]; /* 0x004c */
Dirk Eibach437145e2013-07-25 19:28:13 +0200107 u16 mc_int; /* 0x0060 */
108 u16 mc_int_en; /* 0x0062 */
109 u16 mc_status; /* 0x0064 */
110 u16 mc_control; /* 0x0066 */
111 u16 mc_tx_data; /* 0x0068 */
112 u16 mc_tx_address; /* 0x006a */
113 u16 mc_tx_cmd; /* 0x006c */
114 u16 mc_res; /* 0x006e */
115 u16 mc_rx_cmd_status; /* 0x0070 */
116 u16 mc_rx_data; /* 0x0072 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100117 u16 reserved_5[69]; /* 0x0074 */
Dirk Eibach81b37932011-01-21 09:31:21 +0100118 u16 reflection_high; /* 0x00fe */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100119 struct ihs_osd osd0; /* 0x0100 */
120#ifdef CONFIG_SYS_OSD_DH
121 u16 reserved_6[57]; /* 0x010e */
122 struct ihs_osd osd1; /* 0x0180 */
123 u16 reserved_7[9]; /* 0x018e */
124 struct ihs_i2c i2c1; /* 0x01a0 */
125 u16 reserved_8[1834]; /* 0x01ac */
126 u16 videomem0[2048]; /* 0x1000 */
127 u16 videomem1[2048]; /* 0x2000 */
128#else
Dirk Eibachf74a0272014-11-13 19:21:18 +0100129 u16 reserved_6[889]; /* 0x010e */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100130 u16 videomem0[2048]; /* 0x0800 */
131#endif
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200132};
Dirk Eibach81b37932011-01-21 09:31:21 +0100133#endif
134
Dirk Eibachb355f172015-10-28 11:46:32 +0100135#ifdef CONFIG_STRIDER_CPU
136struct ihs_fpga {
137 u16 reflection_low; /* 0x0000 */
138 u16 versions; /* 0x0002 */
139 u16 fpga_version; /* 0x0004 */
140 u16 fpga_features; /* 0x0006 */
141 u16 reserved_0[1]; /* 0x0008 */
142 u16 top_interrupt; /* 0x000a */
143 u16 reserved_1[3]; /* 0x000c */
144 u16 extended_control; /* 0x0012 */
145 struct ihs_gpio gpio; /* 0x0014 */
146 u16 mpc3w_control; /* 0x001a */
147 u16 reserved_2[2]; /* 0x001c */
148 struct ihs_io_ep ep; /* 0x0020 */
149 u16 reserved_3[9]; /* 0x002e */
150 u16 mc_int; /* 0x0040 */
151 u16 mc_int_en; /* 0x0042 */
152 u16 mc_status; /* 0x0044 */
153 u16 mc_control; /* 0x0046 */
154 u16 mc_tx_data; /* 0x0048 */
155 u16 mc_tx_address; /* 0x004a */
156 u16 mc_tx_cmd; /* 0x004c */
157 u16 mc_res; /* 0x004e */
158 u16 mc_rx_cmd_status; /* 0x0050 */
159 u16 mc_rx_data; /* 0x0052 */
160 u16 reserved_4[62]; /* 0x0054 */
161 struct ihs_i2c i2c0; /* 0x00d0 */
162};
163#endif
164
165#ifdef CONFIG_STRIDER_CON
166struct ihs_fpga {
167 u16 reflection_low; /* 0x0000 */
168 u16 versions; /* 0x0002 */
169 u16 fpga_version; /* 0x0004 */
170 u16 fpga_features; /* 0x0006 */
171 u16 reserved_0[1]; /* 0x0008 */
172 u16 top_interrupt; /* 0x000a */
173 u16 reserved_1[4]; /* 0x000c */
174 struct ihs_gpio gpio; /* 0x0014 */
175 u16 mpc3w_control; /* 0x001a */
176 u16 reserved_2[2]; /* 0x001c */
177 struct ihs_io_ep ep; /* 0x0020 */
178 u16 reserved_3[9]; /* 0x002e */
179 struct ihs_i2c i2c0; /* 0x0040 */
180 u16 reserved_4[10]; /* 0x004c */
181 u16 mc_int; /* 0x0060 */
182 u16 mc_int_en; /* 0x0062 */
183 u16 mc_status; /* 0x0064 */
184 u16 mc_control; /* 0x0066 */
185 u16 mc_tx_data; /* 0x0068 */
186 u16 mc_tx_address; /* 0x006a */
187 u16 mc_tx_cmd; /* 0x006c */
188 u16 mc_res; /* 0x006e */
189 u16 mc_rx_cmd_status; /* 0x0070 */
190 u16 mc_rx_data; /* 0x0072 */
191 u16 reserved_5[70]; /* 0x0074 */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100192 struct ihs_osd osd0; /* 0x0100 */
Dirk Eibachb355f172015-10-28 11:46:32 +0100193 u16 reserved_6[889]; /* 0x010e */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100194 u16 videomem0[2048]; /* 0x0800 */
Dirk Eibachb355f172015-10-28 11:46:32 +0100195};
196#endif
197
Dirk Eibach81b37932011-01-21 09:31:21 +0100198#endif