blob: f50f53ec3fce074286cfbe802c08108bad89016d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haiying Wangbd255372009-03-27 17:02:45 -04002/*
Kumar Gala6ad0eb52011-01-04 18:04:01 -06003 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wangbd255372009-03-27 17:02:45 -04004 */
5
6/*
7 * mpc8569mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Gala6ad0eb52011-01-04 18:04:01 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wangbd255372009-03-27 17:02:45 -040015#define CONFIG_PCIE1 1 /* PCIE controller */
16#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000017#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wangbd255372009-03-27 17:02:45 -040018#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Haiying Wangbd255372009-03-27 17:02:45 -040019
Haiying Wangbd255372009-03-27 17:02:45 -040020#ifndef __ASSEMBLY__
21extern unsigned long get_clock_freq(void);
22#endif
23/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu30583582009-05-18 17:49:23 +080024#define CONFIG_SYS_CLK_FREQ 66666666
25#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wangbd255372009-03-27 17:02:45 -040026
Wolfgang Denkdc25d152010-10-04 19:58:00 +020027#ifdef CONFIG_ATM
Liu Yu06f0ebe2009-11-27 15:31:52 +080028#define CONFIG_PQ_MDS_PIB
29#define CONFIG_PQ_MDS_PIB_ATM
30#endif
31
Haiying Wangbd255372009-03-27 17:02:45 -040032/*
33 * These can be toggled for performance analysis, otherwise use default.
34 */
35#define CONFIG_L2_CACHE /* toggle L2 cache */
36#define CONFIG_BTB /* toggle branch predition */
37
Haiying Wang31b90122010-11-10 15:37:13 -050038#ifndef CONFIG_SYS_MONITOR_BASE
39#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
40#endif
41
Haiying Wangbd255372009-03-27 17:02:45 -040042/*
43 * Only possible on E500 Version 2 or newer cores.
44 */
45#define CONFIG_ENABLE_36BIT_PHYS 1
46
Anton Vorontsovda225942009-10-15 17:47:06 +040047#define CONFIG_HWCONFIG
Haiying Wangbd255372009-03-27 17:02:45 -040048
Haiying Wangbd255372009-03-27 17:02:45 -040049/*
Liu Yu2639e512010-01-18 19:03:28 +080050 * Config the L2 Cache as L2 SRAM
51 */
52#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
53#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
54#define CONFIG_SYS_L2_SIZE (512 << 10)
55#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
56
Timur Tabid8f341c2011-08-04 18:03:41 -050057#define CONFIG_SYS_CCSRBAR 0xe0000000
58#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wangbd255372009-03-27 17:02:45 -040059
Kumar Gala842aa5b2011-11-09 09:10:49 -060060#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050061#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu2639e512010-01-18 19:03:28 +080062#endif
63
Haiying Wangbd255372009-03-27 17:02:45 -040064/* DDR Setup */
Haiying Wangbd255372009-03-27 17:02:45 -040065#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
66#define CONFIG_DDR_SPD
Haiying Wangbd255372009-03-27 17:02:45 -040067#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
68
69#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
70
71#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
72 /* DDR is system memory*/
73#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
74
Haiying Wangbd255372009-03-27 17:02:45 -040075#define CONFIG_DIMM_SLOTS_PER_CTLR 1
76#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
77
78/* I2C addresses of SPD EEPROMs */
Kumar Galac68e86c2011-01-31 22:18:47 -060079#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wangbd255372009-03-27 17:02:45 -040080
81/* These are used when DDR doesn't use SPD. */
82#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
83#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
84#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
85#define CONFIG_SYS_DDR_TIMING_3 0x00020000
86#define CONFIG_SYS_DDR_TIMING_0 0x00330004
87#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
88#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
89#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
90#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
91#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
92#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
93#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
94#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
95#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
96#define CONFIG_SYS_DDR_TIMING_4 0x00220001
97#define CONFIG_SYS_DDR_TIMING_5 0x03402400
98#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
99#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
100#define CONFIG_SYS_DDR_CDR_1 0x80040000
101#define CONFIG_SYS_DDR_CDR_2 0x00000000
102#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
103#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
104#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
105#define CONFIG_SYS_DDR_CONTROL2 0x24400000
106
107#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
108#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
109#define CONFIG_SYS_DDR_SBE 0x00010000
110
Haiying Wangbd255372009-03-27 17:02:45 -0400111/*
112 * Local Bus Definitions
113 */
114
115#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
116#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
117
118#define CONFIG_SYS_BCSR_BASE 0xf8000000
119#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
120
121/*Chip select 0 - Flash*/
Liu Yu2639e512010-01-18 19:03:28 +0800122#define CONFIG_FLASH_BR_PRELIM 0xfe000801
123#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wangbd255372009-03-27 17:02:45 -0400124
Haiying Wang7a1d7b82009-05-20 12:30:32 -0400125/*Chip select 1 - BCSR*/
Haiying Wangbd255372009-03-27 17:02:45 -0400126#define CONFIG_SYS_BR1_PRELIM 0xf8000801
127#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
128
Haiying Wang7a1d7b82009-05-20 12:30:32 -0400129/*Chip select 4 - PIB*/
130#define CONFIG_SYS_BR4_PRELIM 0xf8008801
131#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
132
133/*Chip select 5 - PIB*/
134#define CONFIG_SYS_BR5_PRELIM 0xf8010801
135#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
136
Haiying Wangbd255372009-03-27 17:02:45 -0400137#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
138#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
139#undef CONFIG_SYS_FLASH_CHECKSUM
140#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
141#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
142
Liu Yu2639e512010-01-18 19:03:28 +0800143#undef CONFIG_SYS_RAMBOOT
Liu Yu2639e512010-01-18 19:03:28 +0800144
Haiying Wangbd255372009-03-27 17:02:45 -0400145#define CONFIG_SYS_FLASH_EMPTY_INFO
146
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400147/* Chip select 3 - NAND */
Liu Yu2639e512010-01-18 19:03:28 +0800148#ifndef CONFIG_NAND_SPL
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400149#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu2639e512010-01-18 19:03:28 +0800150#else
151#define CONFIG_SYS_NAND_BASE 0xFFF00000
152#endif
153
154/* NAND boot: 4K NAND loader config */
155#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
156#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
157#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
158#define CONFIG_SYS_NAND_U_BOOT_START \
159 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
160#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
161#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
162#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
163
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400164#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
165#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
166#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400167#define CONFIG_NAND_FSL_ELBC 1
168#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintock48aab142011-04-05 14:39:33 -0500169#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400170 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
171 | BR_PS_8 /* Port Size = 8 bit */ \
172 | BR_MS_FCM /* MSEL = FCM */ \
173 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500174#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400175 | OR_FCM_CSCT \
176 | OR_FCM_CST \
177 | OR_FCM_CHT \
178 | OR_FCM_SCY_1 \
179 | OR_FCM_TRLX \
180 | OR_FCM_EHTR)
Liu Yu2639e512010-01-18 19:03:28 +0800181
Liu Yu2639e512010-01-18 19:03:28 +0800182#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
183#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500184#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
185#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangbd255372009-03-27 17:02:45 -0400186
Haiying Wangbd255372009-03-27 17:02:45 -0400187#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
188#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
189#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
190#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
191
192#define CONFIG_SYS_INIT_RAM_LOCK 1
193#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200194#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wangbd255372009-03-27 17:02:45 -0400195
Haiying Wangbd255372009-03-27 17:02:45 -0400196#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200197 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wangbd255372009-03-27 17:02:45 -0400198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
199
200#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangb228ae62009-06-04 16:12:39 -0400201#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wangbd255372009-03-27 17:02:45 -0400202
203/* Serial Port */
Haiying Wangbd255372009-03-27 17:02:45 -0400204#define CONFIG_SYS_NS16550_SERIAL
205#define CONFIG_SYS_NS16550_REG_SIZE 1
206#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500207#ifdef CONFIG_NAND_SPL
208#define CONFIG_NS16550_MIN_FUNCTIONS
209#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400210
211#define CONFIG_SYS_BAUDRATE_TABLE \
212 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
213
214#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
215#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
216
Haiying Wangbd255372009-03-27 17:02:45 -0400217/*
218 * I2C
219 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_FSL
222#define CONFIG_SYS_FSL_I2C_SPEED 400000
223#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
224#define CONFIG_SYS_FSL_I2C2_SPEED 400000
225#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
226#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
227#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
228#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wangbd255372009-03-27 17:02:45 -0400229
230/*
231 * I2C2 EEPROM
232 */
233#define CONFIG_ID_EEPROM
234#ifdef CONFIG_ID_EEPROM
235#define CONFIG_SYS_I2C_EEPROM_NXID
236#endif
237#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
238#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
239#define CONFIG_SYS_EEPROM_BUS_NUM 1
240
241#define PLPPAR1_I2C_BIT_MASK 0x0000000F
242#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsovda225942009-10-15 17:47:06 +0400243#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wangbd255372009-03-27 17:02:45 -0400244#define PLPDIR1_I2C_BIT_MASK 0x0000000F
245#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsovda225942009-10-15 17:47:06 +0400246#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsov05241172009-12-16 01:14:31 +0300247#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
248#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
249#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
250#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wangbd255372009-03-27 17:02:45 -0400251
252/*
253 * General PCI
254 * Memory Addresses are mapped 1-1. I/O is mapped from 0
255 */
Kumar Galab999ae82010-12-17 10:18:07 -0600256#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wangbd255372009-03-27 17:02:45 -0400257#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
258#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
259#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
260#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
261#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
262#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
263#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
264#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
265
Kumar Gala6ad0eb52011-01-04 18:04:01 -0600266#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
267#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
268#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
269#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wangbd255372009-03-27 17:02:45 -0400270
271#ifdef CONFIG_QE
272/*
273 * QE UEC ethernet configuration
274 */
Haiying Wangbc759ee2009-05-20 12:30:37 -0400275#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
276#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wangbd255372009-03-27 17:02:45 -0400277
278#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
279#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500280#define CONFIG_ETHPRIME "UEC0"
Haiying Wangbd255372009-03-27 17:02:45 -0400281#define CONFIG_PHY_MODE_NEED_CHANGE
282
283#define CONFIG_UEC_ETH1 /* GETH1 */
284#define CONFIG_HAS_ETH0
285
286#ifdef CONFIG_UEC_ETH1
287#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
288#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400289#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangbd255372009-03-27 17:02:45 -0400290#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
291#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
292#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming7832a462011-04-13 00:37:12 -0500293#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100294#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400295#elif defined(CONFIG_SYS_UCC_RMII_MODE)
296#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
297#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
298#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500299#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100300#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400301#endif /* CONFIG_SYS_UCC_RGMII_MODE */
302#endif /* CONFIG_UEC_ETH1 */
Haiying Wangbd255372009-03-27 17:02:45 -0400303
304#define CONFIG_UEC_ETH2 /* GETH2 */
305#define CONFIG_HAS_ETH1
306
307#ifdef CONFIG_UEC_ETH2
308#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
309#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400310#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangbd255372009-03-27 17:02:45 -0400311#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
312#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
313#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500314#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100315#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400316#elif defined(CONFIG_SYS_UCC_RMII_MODE)
317#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
318#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
319#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500320#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100321#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400322#endif /* CONFIG_SYS_UCC_RGMII_MODE */
323#endif /* CONFIG_UEC_ETH2 */
Haiying Wangbd255372009-03-27 17:02:45 -0400324
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400325#define CONFIG_UEC_ETH3 /* GETH3 */
326#define CONFIG_HAS_ETH2
327
328#ifdef CONFIG_UEC_ETH3
329#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
330#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400331#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400332#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
333#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
334#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming7832a462011-04-13 00:37:12 -0500335#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100336#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400337#elif defined(CONFIG_SYS_UCC_RMII_MODE)
338#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
339#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
340#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500341#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100342#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400343#endif /* CONFIG_SYS_UCC_RGMII_MODE */
344#endif /* CONFIG_UEC_ETH3 */
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400345
346#define CONFIG_UEC_ETH4 /* GETH4 */
347#define CONFIG_HAS_ETH3
348
349#ifdef CONFIG_UEC_ETH4
350#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
351#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400352#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400353#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
354#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
355#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming7832a462011-04-13 00:37:12 -0500356#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100357#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400358#elif defined(CONFIG_SYS_UCC_RMII_MODE)
359#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
360#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
361#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500362#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100363#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400364#endif /* CONFIG_SYS_UCC_RGMII_MODE */
365#endif /* CONFIG_UEC_ETH4 */
Haiying Wang10b981b2009-05-20 12:30:41 -0400366
367#undef CONFIG_UEC_ETH6 /* GETH6 */
368#define CONFIG_HAS_ETH5
369
370#ifdef CONFIG_UEC_ETH6
371#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
372#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
373#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
374#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
375#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500376#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100377#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang10b981b2009-05-20 12:30:41 -0400378#endif /* CONFIG_UEC_ETH6 */
379
380#undef CONFIG_UEC_ETH8 /* GETH8 */
381#define CONFIG_HAS_ETH7
382
383#ifdef CONFIG_UEC_ETH8
384#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
385#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
386#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
387#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
388#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming7832a462011-04-13 00:37:12 -0500389#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100390#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang10b981b2009-05-20 12:30:41 -0400391#endif /* CONFIG_UEC_ETH8 */
392
Haiying Wangbd255372009-03-27 17:02:45 -0400393#endif /* CONFIG_QE */
394
395#if defined(CONFIG_PCI)
Haiying Wangbd255372009-03-27 17:02:45 -0400396
397#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
398
399#endif /* CONFIG_PCI */
400
Haiying Wangbd255372009-03-27 17:02:45 -0400401/*
402 * Environment
403 */
Haiying Wangbd255372009-03-27 17:02:45 -0400404
405#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
406#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
407
408/* QE microcode/firmware address */
Zhao Qiang83a90842014-03-21 16:21:44 +0800409#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wangbd255372009-03-27 17:02:45 -0400410
411/*
412 * BOOTP options
413 */
414#define CONFIG_BOOTP_BOOTFILESIZE
Haiying Wangbd255372009-03-27 17:02:45 -0400415
Haiying Wangbd255372009-03-27 17:02:45 -0400416#undef CONFIG_WATCHDOG /* watchdog disabled */
417
Anton Vorontsovda225942009-10-15 17:47:06 +0400418#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800419#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovda225942009-10-15 17:47:06 +0400420#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsovda225942009-10-15 17:47:06 +0400421#endif
422
Haiying Wangbd255372009-03-27 17:02:45 -0400423/*
424 * Miscellaneous configurable options
425 */
Haiying Wangbd255372009-03-27 17:02:45 -0400426#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wangbd255372009-03-27 17:02:45 -0400427#if defined(CONFIG_CMD_KGDB)
428#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
429#else
430#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
431#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400432#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
433#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
434 /* Boot Argument Buffer Size */
Haiying Wangbd255372009-03-27 17:02:45 -0400435
436/*
437 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500438 * have to be in the first 64 MB of memory, since this is
Haiying Wangbd255372009-03-27 17:02:45 -0400439 * the maximum mapped by the Linux kernel during initialization.
440 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500441#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
442#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wangbd255372009-03-27 17:02:45 -0400443
Haiying Wangbd255372009-03-27 17:02:45 -0400444#if defined(CONFIG_CMD_KGDB)
445#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wangbd255372009-03-27 17:02:45 -0400446#endif
447
448/*
449 * Environment Configuration
450 */
Mario Six790d8442018-03-28 14:38:20 +0200451#define CONFIG_HOSTNAME "mpc8569mds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000452#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000453#define CONFIG_BOOTFILE "your.uImage"
Haiying Wangbd255372009-03-27 17:02:45 -0400454
455#define CONFIG_SERVERIP 192.168.1.1
456#define CONFIG_GATEWAYIP 192.168.1.1
457#define CONFIG_NETMASK 255.255.255.0
458
459#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
460
Haiying Wangbd255372009-03-27 17:02:45 -0400461#define CONFIG_EXTRA_ENV_SETTINGS \
462 "netdev=eth0\0" \
463 "consoledev=ttyS0\0" \
464 "ramdiskaddr=600000\0" \
465 "ramdiskfile=your.ramdisk.u-boot\0" \
466 "fdtaddr=400000\0" \
467 "fdtfile=your.fdt.dtb\0" \
468 "nfsargs=setenv bootargs root=/dev/nfs rw " \
469 "nfsroot=$serverip:$rootpath " \
470 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
471 "console=$consoledev,$baudrate $othbootargs\0" \
472 "ramargs=setenv bootargs root=/dev/ram rw " \
473 "console=$consoledev,$baudrate $othbootargs\0" \
474
475#define CONFIG_NFSBOOTCOMMAND \
476 "run nfsargs;" \
477 "tftp $loadaddr $bootfile;" \
478 "tftp $fdtaddr $fdtfile;" \
479 "bootm $loadaddr - $fdtaddr"
480
481#define CONFIG_RAMBOOTCOMMAND \
482 "run ramargs;" \
483 "tftp $ramdiskaddr $ramdiskfile;" \
484 "tftp $loadaddr $bootfile;" \
485 "bootm $loadaddr $ramdiskaddr"
486
487#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
488
489#endif /* __CONFIG_H */