blob: a48f3c15128584df7095852da26dc3e0b9e8190c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Gala4887c702010-04-27 09:20:20 -05002/*
3 * Copyright 2010 Freescale Semiconductor, Inc.
Kumar Gala4887c702010-04-27 09:20:20 -05004 */
5
6#include <config.h>
Tom Riniabb9a042024-05-18 20:20:43 -06007#include <common.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Kumar Gala4887c702010-04-27 09:20:20 -05009#include <asm/io.h>
10#include <asm/immap_85xx.h>
11#include <asm/fsl_serdes.h>
12
13#define SRDS1_MAX_LANES 8
14#define SRDS2_MAX_LANES 4
15
16static u32 serdes1_prtcl_map, serdes2_prtcl_map;
17
18static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
19 [0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
20 [0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
21 [0x4] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
22 [0x5] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
23 [0x6] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
24 [0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
25};
26
27static u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
28 [0x1] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
29 [0x3] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
30 [0x5] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
31 [0x6] = {PCIE3, NONE, NONE, NONE},
32 [0x7] = {PCIE3, NONE, SGMII_TSEC1, SGMII_TSEC3},
33};
34
35int is_serdes_configured(enum srds_prtcl device)
36{
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080037 int ret;
38
39 if (!(serdes1_prtcl_map & (1 << NONE)))
40 fsl_serdes_init();
41
42 ret = (1 << device) & serdes1_prtcl_map;
Kumar Gala4887c702010-04-27 09:20:20 -050043
44 if (ret)
45 return ret;
46
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080047 if (!(serdes2_prtcl_map & (1 << NONE)))
48 fsl_serdes_init();
49
Kumar Gala4887c702010-04-27 09:20:20 -050050 return (1 << device) & serdes2_prtcl_map;
51}
52
53void fsl_serdes_init(void)
54{
Tom Rinid5c3bf22022-10-28 20:27:12 -040055 ccsr_gur_t *gur = (void *)CFG_SYS_MPC85xx_GUTS_ADDR;
Kumar Gala4887c702010-04-27 09:20:20 -050056 u32 pordevsr = in_be32(&gur->pordevsr);
57 u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
58 MPC85xx_PORDEVSR_IO_SEL_SHIFT;
59 int lane;
60
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080061 if (serdes1_prtcl_map & (1 << NONE) &&
62 serdes2_prtcl_map & (1 << NONE))
63 return;
64
Kumar Gala4887c702010-04-27 09:20:20 -050065 debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
66
Axel Linab95b092013-05-26 15:00:30 +080067 if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
Kumar Gala4887c702010-04-27 09:20:20 -050068 printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
69 return;
70 }
71 for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
72 enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
73 serdes1_prtcl_map |= (1 << lane_prtcl);
74 }
75
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080076 /* Set the first bit to indicate serdes has been initialized */
77 serdes1_prtcl_map |= (1 << NONE);
78
Axel Linab95b092013-05-26 15:00:30 +080079 if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
Kumar Gala4887c702010-04-27 09:20:20 -050080 printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
81 return;
82 }
83
84 for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
85 enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
86 serdes2_prtcl_map |= (1 << lane_prtcl);
87 }
88
89 if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS)
90 serdes2_prtcl_map &= ~(1 << SGMII_TSEC1);
91
92 if (pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS)
93 serdes2_prtcl_map &= ~(1 << SGMII_TSEC3);
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080094
95 /* Set the first bit to indicate serdes has been initialized */
96 serdes2_prtcl_map |= (1 << NONE);
Kumar Gala4887c702010-04-27 09:20:20 -050097}