blob: aedf2c0f4f5cf4f880a2b7d8c94645d76297fae6 [file] [log] [blame]
Miquel Raynalf3b43502018-05-15 11:57:08 +02001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Ilias Apalodimasf4e05902020-11-11 11:18:10 +02003 * Defines APIs and structures that allow software to interact with a
4 * TPM2 device
5 *
6 * Copyright (c) 2020 Linaro
Miquel Raynalf3b43502018-05-15 11:57:08 +02007 * Copyright (c) 2018 Bootlin
Ilias Apalodimasf4e05902020-11-11 11:18:10 +02008 *
9 * https://trustedcomputinggroup.org/resource/tss-overview-common-structures-specification/
10 *
Miquel Raynalf3b43502018-05-15 11:57:08 +020011 * Author: Miquel Raynal <miquel.raynal@bootlin.com>
12 */
13
14#ifndef __TPM_V2_H
15#define __TPM_V2_H
16
17#include <tpm-common.h>
18
Simon Glass3ba929a2020-10-30 21:38:53 -060019struct udevice;
20
Miquel Raynalf3b43502018-05-15 11:57:08 +020021#define TPM2_DIGEST_LEN 32
22
Ilias Apalodimascae28ef2020-11-30 11:47:39 +020023#define TPM2_SHA1_DIGEST_SIZE 20
24#define TPM2_SHA256_DIGEST_SIZE 32
25#define TPM2_SHA384_DIGEST_SIZE 48
26#define TPM2_SHA512_DIGEST_SIZE 64
27#define TPM2_SM3_256_DIGEST_SIZE 32
28
Ilias Apalodimasf4e05902020-11-11 11:18:10 +020029#define TPM2_MAX_PCRS 32
30#define TPM2_PCR_SELECT_MAX ((TPM2_MAX_PCRS + 7) / 8)
31#define TPM2_MAX_CAP_BUFFER 1024
32#define TPM2_MAX_TPM_PROPERTIES ((TPM2_MAX_CAP_BUFFER - sizeof(u32) /* TPM2_CAP */ - \
33 sizeof(u32)) / sizeof(struct tpms_tagged_property))
34
Simon Glassca31f072021-07-18 14:18:03 -060035#define TPM2_HDR_LEN 10
36
Ilias Apalodimasf4e05902020-11-11 11:18:10 +020037/*
38 * We deviate from this draft of the specification by increasing the value of
39 * TPM2_NUM_PCR_BANKS from 3 to 16 to ensure compatibility with TPM2
40 * implementations that have enabled a larger than typical number of PCR
41 * banks. This larger value for TPM2_NUM_PCR_BANKS is expected to be included
42 * in a future revision of the specification.
43 */
44#define TPM2_NUM_PCR_BANKS 16
45
46/* Definition of (UINT32) TPM2_CAP Constants */
47#define TPM2_CAP_PCRS 0x00000005U
48#define TPM2_CAP_TPM_PROPERTIES 0x00000006U
49
50/* Definition of (UINT32) TPM2_PT Constants */
51#define TPM2_PT_GROUP (u32)(0x00000100)
52#define TPM2_PT_FIXED (u32)(TPM2_PT_GROUP * 1)
53#define TPM2_PT_MANUFACTURER (u32)(TPM2_PT_FIXED + 5)
54#define TPM2_PT_PCR_COUNT (u32)(TPM2_PT_FIXED + 18)
55#define TPM2_PT_MAX_COMMAND_SIZE (u32)(TPM2_PT_FIXED + 30)
56#define TPM2_PT_MAX_RESPONSE_SIZE (u32)(TPM2_PT_FIXED + 31)
57
58/* TPMS_TAGGED_PROPERTY Structure */
59struct tpms_tagged_property {
60 u32 property;
61 u32 value;
62} __packed;
63
64/* TPMS_PCR_SELECTION Structure */
65struct tpms_pcr_selection {
66 u16 hash;
67 u8 size_of_select;
68 u8 pcr_select[TPM2_PCR_SELECT_MAX];
69} __packed;
70
71/* TPML_PCR_SELECTION Structure */
72struct tpml_pcr_selection {
73 u32 count;
74 struct tpms_pcr_selection selection[TPM2_NUM_PCR_BANKS];
75} __packed;
76
77/* TPML_TAGGED_TPM_PROPERTY Structure */
78struct tpml_tagged_tpm_property {
79 u32 count;
80 struct tpms_tagged_property tpm_property[TPM2_MAX_TPM_PROPERTIES];
81} __packed;
82
83/* TPMU_CAPABILITIES Union */
84union tpmu_capabilities {
85 /*
86 * Non exhaustive. Only added the structs needed for our
87 * current code
88 */
89 struct tpml_pcr_selection assigned_pcr;
90 struct tpml_tagged_tpm_property tpm_properties;
91} __packed;
92
93/* TPMS_CAPABILITY_DATA Structure */
94struct tpms_capability_data {
95 u32 capability;
96 union tpmu_capabilities data;
97} __packed;
98
Miquel Raynalf3b43502018-05-15 11:57:08 +020099/**
Ilias Apalodimascae28ef2020-11-30 11:47:39 +0200100 * Definition of TPMU_HA Union
101 */
Eddie James90b6c862023-10-24 10:43:47 -0500102union tpmu_ha {
Ilias Apalodimascae28ef2020-11-30 11:47:39 +0200103 u8 sha1[TPM2_SHA1_DIGEST_SIZE];
104 u8 sha256[TPM2_SHA256_DIGEST_SIZE];
105 u8 sm3_256[TPM2_SM3_256_DIGEST_SIZE];
106 u8 sha384[TPM2_SHA384_DIGEST_SIZE];
107 u8 sha512[TPM2_SHA512_DIGEST_SIZE];
108} __packed;
109
110/**
111 * Definition of TPMT_HA Structure
112 *
113 * @hash_alg: Hash algorithm defined in enum tpm2_algorithms
114 * @digest: Digest value for a given algorithm
115 */
116struct tpmt_ha {
117 u16 hash_alg;
Eddie James90b6c862023-10-24 10:43:47 -0500118 union tpmu_ha digest;
Ilias Apalodimascae28ef2020-11-30 11:47:39 +0200119} __packed;
120
121/**
122 * Definition of TPML_DIGEST_VALUES Structure
123 *
124 * @count: Number of algorithms supported by hardware
125 * @digests: struct for algorithm id and hash value
126 */
127struct tpml_digest_values {
128 u32 count;
129 struct tpmt_ha digests[TPM2_NUM_PCR_BANKS];
130} __packed;
131
132/**
Miquel Raynalf3b43502018-05-15 11:57:08 +0200133 * TPM2 Structure Tags for command/response buffers.
134 *
135 * @TPM2_ST_NO_SESSIONS: the command does not need an authentication.
136 * @TPM2_ST_SESSIONS: the command needs an authentication.
137 */
138enum tpm2_structures {
139 TPM2_ST_NO_SESSIONS = 0x8001,
140 TPM2_ST_SESSIONS = 0x8002,
141};
142
143/**
144 * TPM2 type of boolean.
145 */
146enum tpm2_yes_no {
147 TPMI_YES = 1,
148 TPMI_NO = 0,
149};
150
151/**
152 * TPM2 startup values.
153 *
154 * @TPM2_SU_CLEAR: reset the internal state.
155 * @TPM2_SU_STATE: restore saved state (if any).
156 */
157enum tpm2_startup_types {
158 TPM2_SU_CLEAR = 0x0000,
159 TPM2_SU_STATE = 0x0001,
160};
161
162/**
163 * TPM2 permanent handles.
164 *
165 * @TPM2_RH_OWNER: refers to the 'owner' hierarchy.
166 * @TPM2_RS_PW: indicates a password.
167 * @TPM2_RH_LOCKOUT: refers to the 'lockout' hierarchy.
168 * @TPM2_RH_ENDORSEMENT: refers to the 'endorsement' hierarchy.
169 * @TPM2_RH_PLATFORM: refers to the 'platform' hierarchy.
170 */
171enum tpm2_handles {
172 TPM2_RH_OWNER = 0x40000001,
173 TPM2_RS_PW = 0x40000009,
174 TPM2_RH_LOCKOUT = 0x4000000A,
175 TPM2_RH_ENDORSEMENT = 0x4000000B,
176 TPM2_RH_PLATFORM = 0x4000000C,
177};
178
179/**
180 * TPM2 command codes used at the beginning of a buffer, gives the command.
181 *
182 * @TPM2_CC_STARTUP: TPM2_Startup().
183 * @TPM2_CC_SELF_TEST: TPM2_SelfTest().
184 * @TPM2_CC_CLEAR: TPM2_Clear().
185 * @TPM2_CC_CLEARCONTROL: TPM2_ClearControl().
186 * @TPM2_CC_HIERCHANGEAUTH: TPM2_HierarchyChangeAuth().
187 * @TPM2_CC_PCR_SETAUTHPOL: TPM2_PCR_SetAuthPolicy().
188 * @TPM2_CC_DAM_RESET: TPM2_DictionaryAttackLockReset().
189 * @TPM2_CC_DAM_PARAMETERS: TPM2_DictionaryAttackParameters().
190 * @TPM2_CC_GET_CAPABILITY: TPM2_GetCapibility().
Dhananjay Phadke7a2cf2e2020-06-04 16:43:59 -0700191 * @TPM2_CC_GET_RANDOM: TPM2_GetRandom().
Miquel Raynalf3b43502018-05-15 11:57:08 +0200192 * @TPM2_CC_PCR_READ: TPM2_PCR_Read().
193 * @TPM2_CC_PCR_EXTEND: TPM2_PCR_Extend().
194 * @TPM2_CC_PCR_SETAUTHVAL: TPM2_PCR_SetAuthValue().
195 */
196enum tpm2_command_codes {
197 TPM2_CC_STARTUP = 0x0144,
198 TPM2_CC_SELF_TEST = 0x0143,
Simon Glass77759db2021-02-06 14:23:42 -0700199 TPM2_CC_HIER_CONTROL = 0x0121,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200200 TPM2_CC_CLEAR = 0x0126,
201 TPM2_CC_CLEARCONTROL = 0x0127,
202 TPM2_CC_HIERCHANGEAUTH = 0x0129,
Simon Glass713c58a2021-02-06 14:23:39 -0700203 TPM2_CC_NV_DEFINE_SPACE = 0x012a,
Miquel Raynal0b864f62018-05-15 11:57:20 +0200204 TPM2_CC_PCR_SETAUTHPOL = 0x012C,
Simon Glass3d930ed2021-02-06 14:23:40 -0700205 TPM2_CC_NV_WRITE = 0x0137,
Simon Glasse9d3d592021-02-06 14:23:41 -0700206 TPM2_CC_NV_WRITELOCK = 0x0138,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200207 TPM2_CC_DAM_RESET = 0x0139,
208 TPM2_CC_DAM_PARAMETERS = 0x013A,
Simon Glass5ff3f162018-10-01 11:55:17 -0600209 TPM2_CC_NV_READ = 0x014E,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200210 TPM2_CC_GET_CAPABILITY = 0x017A,
Dhananjay Phadke7a2cf2e2020-06-04 16:43:59 -0700211 TPM2_CC_GET_RANDOM = 0x017B,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200212 TPM2_CC_PCR_READ = 0x017E,
213 TPM2_CC_PCR_EXTEND = 0x0182,
Miquel Raynal0b864f62018-05-15 11:57:20 +0200214 TPM2_CC_PCR_SETAUTHVAL = 0x0183,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200215};
216
217/**
218 * TPM2 return codes.
219 */
220enum tpm2_return_codes {
221 TPM2_RC_SUCCESS = 0x0000,
222 TPM2_RC_BAD_TAG = 0x001E,
223 TPM2_RC_FMT1 = 0x0080,
224 TPM2_RC_HASH = TPM2_RC_FMT1 + 0x0003,
225 TPM2_RC_VALUE = TPM2_RC_FMT1 + 0x0004,
226 TPM2_RC_SIZE = TPM2_RC_FMT1 + 0x0015,
227 TPM2_RC_BAD_AUTH = TPM2_RC_FMT1 + 0x0022,
228 TPM2_RC_HANDLE = TPM2_RC_FMT1 + 0x000B,
229 TPM2_RC_VER1 = 0x0100,
230 TPM2_RC_INITIALIZE = TPM2_RC_VER1 + 0x0000,
231 TPM2_RC_FAILURE = TPM2_RC_VER1 + 0x0001,
232 TPM2_RC_DISABLED = TPM2_RC_VER1 + 0x0020,
233 TPM2_RC_AUTH_MISSING = TPM2_RC_VER1 + 0x0025,
234 TPM2_RC_COMMAND_CODE = TPM2_RC_VER1 + 0x0043,
235 TPM2_RC_AUTHSIZE = TPM2_RC_VER1 + 0x0044,
236 TPM2_RC_AUTH_CONTEXT = TPM2_RC_VER1 + 0x0045,
Simon Glass77759db2021-02-06 14:23:42 -0700237 TPM2_RC_NV_DEFINED = TPM2_RC_VER1 + 0x004c,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200238 TPM2_RC_NEEDS_TEST = TPM2_RC_VER1 + 0x0053,
239 TPM2_RC_WARN = 0x0900,
240 TPM2_RC_TESTING = TPM2_RC_WARN + 0x000A,
241 TPM2_RC_REFERENCE_H0 = TPM2_RC_WARN + 0x0010,
242 TPM2_RC_LOCKOUT = TPM2_RC_WARN + 0x0021,
243};
244
245/**
246 * TPM2 algorithms.
247 */
248enum tpm2_algorithms {
Ilias Apalodimasf4e05902020-11-11 11:18:10 +0200249 TPM2_ALG_SHA1 = 0x04,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200250 TPM2_ALG_XOR = 0x0A,
251 TPM2_ALG_SHA256 = 0x0B,
252 TPM2_ALG_SHA384 = 0x0C,
253 TPM2_ALG_SHA512 = 0x0D,
254 TPM2_ALG_NULL = 0x10,
Ilias Apalodimasf4e05902020-11-11 11:18:10 +0200255 TPM2_ALG_SM3_256 = 0x12,
Miquel Raynalf3b43502018-05-15 11:57:08 +0200256};
257
Tim Harvey6ea1e052024-05-25 13:00:48 -0700258/**
259 * struct digest_info - details of supported digests
260 *
261 * @hash_name: hash name
262 * @hash_alg: hash algorithm id
263 * @hash_mask: hash registry mask
264 * @hash_len: hash digest length
265 */
266struct digest_info {
267 const char *hash_name;
268 u16 hash_alg;
269 u32 hash_mask;
270 u16 hash_len;
271};
272
273/* Algorithm Registry */
274#define TCG2_BOOT_HASH_ALG_SHA1 0x00000001
275#define TCG2_BOOT_HASH_ALG_SHA256 0x00000002
276#define TCG2_BOOT_HASH_ALG_SHA384 0x00000004
277#define TCG2_BOOT_HASH_ALG_SHA512 0x00000008
278#define TCG2_BOOT_HASH_ALG_SM3_256 0x00000010
279
280static const struct digest_info hash_algo_list[] = {
281 {
282 "sha1",
283 TPM2_ALG_SHA1,
284 TCG2_BOOT_HASH_ALG_SHA1,
285 TPM2_SHA1_DIGEST_SIZE,
286 },
287 {
288 "sha256",
289 TPM2_ALG_SHA256,
290 TCG2_BOOT_HASH_ALG_SHA256,
291 TPM2_SHA256_DIGEST_SIZE,
292 },
293 {
294 "sha384",
295 TPM2_ALG_SHA384,
296 TCG2_BOOT_HASH_ALG_SHA384,
297 TPM2_SHA384_DIGEST_SIZE,
298 },
299 {
300 "sha512",
301 TPM2_ALG_SHA512,
302 TCG2_BOOT_HASH_ALG_SHA512,
303 TPM2_SHA512_DIGEST_SIZE,
304 },
305};
Eddie James8ed7bb32023-10-24 10:43:49 -0500306
307static inline u16 tpm2_algorithm_to_len(enum tpm2_algorithms a)
308{
309 switch (a) {
310 case TPM2_ALG_SHA1:
311 return TPM2_SHA1_DIGEST_SIZE;
312 case TPM2_ALG_SHA256:
313 return TPM2_SHA256_DIGEST_SIZE;
314 case TPM2_ALG_SHA384:
315 return TPM2_SHA384_DIGEST_SIZE;
316 case TPM2_ALG_SHA512:
317 return TPM2_SHA512_DIGEST_SIZE;
318 default:
319 return 0;
320 }
321}
322
Simon Glassb4ebd1f2018-11-23 21:29:34 -0700323/* NV index attributes */
324enum tpm_index_attrs {
325 TPMA_NV_PPWRITE = 1UL << 0,
326 TPMA_NV_OWNERWRITE = 1UL << 1,
327 TPMA_NV_AUTHWRITE = 1UL << 2,
328 TPMA_NV_POLICYWRITE = 1UL << 3,
329 TPMA_NV_COUNTER = 1UL << 4,
330 TPMA_NV_BITS = 1UL << 5,
331 TPMA_NV_EXTEND = 1UL << 6,
332 TPMA_NV_POLICY_DELETE = 1UL << 10,
333 TPMA_NV_WRITELOCKED = 1UL << 11,
334 TPMA_NV_WRITEALL = 1UL << 12,
335 TPMA_NV_WRITEDEFINE = 1UL << 13,
336 TPMA_NV_WRITE_STCLEAR = 1UL << 14,
337 TPMA_NV_GLOBALLOCK = 1UL << 15,
338 TPMA_NV_PPREAD = 1UL << 16,
339 TPMA_NV_OWNERREAD = 1UL << 17,
340 TPMA_NV_AUTHREAD = 1UL << 18,
341 TPMA_NV_POLICYREAD = 1UL << 19,
342 TPMA_NV_NO_DA = 1UL << 25,
343 TPMA_NV_ORDERLY = 1UL << 26,
344 TPMA_NV_CLEAR_STCLEAR = 1UL << 27,
345 TPMA_NV_READLOCKED = 1UL << 28,
346 TPMA_NV_WRITTEN = 1UL << 29,
347 TPMA_NV_PLATFORMCREATE = 1UL << 30,
348 TPMA_NV_READ_STCLEAR = 1UL << 31,
349
350 TPMA_NV_MASK_READ = TPMA_NV_PPREAD | TPMA_NV_OWNERREAD |
351 TPMA_NV_AUTHREAD | TPMA_NV_POLICYREAD,
352 TPMA_NV_MASK_WRITE = TPMA_NV_PPWRITE | TPMA_NV_OWNERWRITE |
353 TPMA_NV_AUTHWRITE | TPMA_NV_POLICYWRITE,
354};
355
Simon Glasse1ed0ec2020-02-06 09:55:03 -0700356enum {
357 TPM_ACCESS_VALID = 1 << 7,
358 TPM_ACCESS_ACTIVE_LOCALITY = 1 << 5,
359 TPM_ACCESS_REQUEST_PENDING = 1 << 2,
360 TPM_ACCESS_REQUEST_USE = 1 << 1,
361 TPM_ACCESS_ESTABLISHMENT = 1 << 0,
362};
363
364enum {
365 TPM_STS_FAMILY_SHIFT = 26,
366 TPM_STS_FAMILY_MASK = 0x3 << TPM_STS_FAMILY_SHIFT,
367 TPM_STS_FAMILY_TPM2 = 1 << TPM_STS_FAMILY_SHIFT,
368 TPM_STS_RESE_TESTABLISMENT_BIT = 1 << 25,
369 TPM_STS_COMMAND_CANCEL = 1 << 24,
370 TPM_STS_BURST_COUNT_SHIFT = 8,
371 TPM_STS_BURST_COUNT_MASK = 0xffff << TPM_STS_BURST_COUNT_SHIFT,
372 TPM_STS_VALID = 1 << 7,
373 TPM_STS_COMMAND_READY = 1 << 6,
374 TPM_STS_GO = 1 << 5,
375 TPM_STS_DATA_AVAIL = 1 << 4,
376 TPM_STS_DATA_EXPECT = 1 << 3,
377 TPM_STS_SELF_TEST_DONE = 1 << 2,
378 TPM_STS_RESPONSE_RETRY = 1 << 1,
Ilias Apalodimas97f5e2d2021-11-09 09:02:17 +0200379 TPM_STS_READ_ZERO = 0x23
Simon Glasse1ed0ec2020-02-06 09:55:03 -0700380};
381
382enum {
383 TPM_CMD_COUNT_OFFSET = 2,
384 TPM_CMD_ORDINAL_OFFSET = 6,
385 TPM_MAX_BUF_SIZE = 1260,
386};
387
Simon Glass3d930ed2021-02-06 14:23:40 -0700388enum {
389 /* Secure storage for firmware settings */
390 TPM_HT_PCR = 0,
391 TPM_HT_NV_INDEX,
392 TPM_HT_HMAC_SESSION,
393 TPM_HT_POLICY_SESSION,
394
395 HR_SHIFT = 24,
396 HR_PCR = TPM_HT_PCR << HR_SHIFT,
397 HR_HMAC_SESSION = TPM_HT_HMAC_SESSION << HR_SHIFT,
398 HR_POLICY_SESSION = TPM_HT_POLICY_SESSION << HR_SHIFT,
399 HR_NV_INDEX = TPM_HT_NV_INDEX << HR_SHIFT,
400};
401
Miquel Raynal65a1a6c2018-05-15 11:57:12 +0200402/**
403 * Issue a TPM2_Startup command.
404 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700405 * @dev TPM device
Miquel Raynal65a1a6c2018-05-15 11:57:12 +0200406 * @mode TPM startup mode
407 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100408 * Return: code of the operation
Miquel Raynal65a1a6c2018-05-15 11:57:12 +0200409 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700410u32 tpm2_startup(struct udevice *dev, enum tpm2_startup_types mode);
Miquel Raynal65a1a6c2018-05-15 11:57:12 +0200411
Miquel Raynal39c76082018-05-15 11:57:13 +0200412/**
413 * Issue a TPM2_SelfTest command.
414 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700415 * @dev TPM device
Miquel Raynal39c76082018-05-15 11:57:13 +0200416 * @full_test Asking to perform all tests or only the untested ones
417 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100418 * Return: code of the operation
Miquel Raynal39c76082018-05-15 11:57:13 +0200419 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700420u32 tpm2_self_test(struct udevice *dev, enum tpm2_yes_no full_test);
Miquel Raynal39c76082018-05-15 11:57:13 +0200421
Miquel Raynal8df6f8d2018-05-15 11:57:14 +0200422/**
423 * Issue a TPM2_Clear command.
424 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700425 * @dev TPM device
Miquel Raynal8df6f8d2018-05-15 11:57:14 +0200426 * @handle Handle
427 * @pw Password
428 * @pw_sz Length of the password
429 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100430 * Return: code of the operation
Miquel Raynal8df6f8d2018-05-15 11:57:14 +0200431 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700432u32 tpm2_clear(struct udevice *dev, u32 handle, const char *pw,
433 const ssize_t pw_sz);
Miquel Raynal8df6f8d2018-05-15 11:57:14 +0200434
Miquel Raynal14d72352018-05-15 11:57:15 +0200435/**
Simon Glass713c58a2021-02-06 14:23:39 -0700436 * Issue a TPM_NV_DefineSpace command
437 *
438 * This allows a space to be defined with given attributes and policy
439 *
440 * @dev TPM device
441 * @space_index index of the area
442 * @space_size size of area in bytes
443 * @nv_attributes TPM_NV_ATTRIBUTES of the area
444 * @nv_policy policy to use
445 * @nv_policy_size size of the policy
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100446 * Return: return code of the operation
Simon Glass713c58a2021-02-06 14:23:39 -0700447 */
448u32 tpm2_nv_define_space(struct udevice *dev, u32 space_index,
449 size_t space_size, u32 nv_attributes,
450 const u8 *nv_policy, size_t nv_policy_size);
451
452/**
Miquel Raynal14d72352018-05-15 11:57:15 +0200453 * Issue a TPM2_PCR_Extend command.
454 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700455 * @dev TPM device
Miquel Raynal14d72352018-05-15 11:57:15 +0200456 * @index Index of the PCR
Ilias Apalodimas7f59c712020-11-26 23:07:22 +0200457 * @algorithm Algorithm used, defined in 'enum tpm2_algorithms'
Miquel Raynal14d72352018-05-15 11:57:15 +0200458 * @digest Value representing the event to be recorded
Ilias Apalodimas7f59c712020-11-26 23:07:22 +0200459 * @digest_len len of the hash
Miquel Raynal14d72352018-05-15 11:57:15 +0200460 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100461 * Return: code of the operation
Miquel Raynal14d72352018-05-15 11:57:15 +0200462 */
Ilias Apalodimas7f59c712020-11-26 23:07:22 +0200463u32 tpm2_pcr_extend(struct udevice *dev, u32 index, u32 algorithm,
464 const u8 *digest, u32 digest_len);
Miquel Raynal14d72352018-05-15 11:57:15 +0200465
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200466/**
Simon Glass3d930ed2021-02-06 14:23:40 -0700467 * Read data from the secure storage
468 *
469 * @dev TPM device
470 * @index Index of data to read
471 * @data Place to put data
472 * @count Number of bytes of data
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100473 * Return: code of the operation
Simon Glass3d930ed2021-02-06 14:23:40 -0700474 */
475u32 tpm2_nv_read_value(struct udevice *dev, u32 index, void *data, u32 count);
476
477/**
478 * Write data to the secure storage
479 *
480 * @dev TPM device
481 * @index Index of data to write
482 * @data Data to write
483 * @count Number of bytes of data
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100484 * Return: code of the operation
Simon Glass3d930ed2021-02-06 14:23:40 -0700485 */
486u32 tpm2_nv_write_value(struct udevice *dev, u32 index, const void *data,
487 u32 count);
488
489/**
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200490 * Issue a TPM2_PCR_Read command.
491 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700492 * @dev TPM device
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200493 * @idx Index of the PCR
494 * @idx_min_sz Minimum size in bytes of the pcrSelect array
Ruchika Gupta686bedb2021-11-29 13:09:45 +0530495 * @algorithm Algorithm used, defined in 'enum tpm2_algorithms'
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200496 * @data Output buffer for contents of the named PCR
Ruchika Gupta686bedb2021-11-29 13:09:45 +0530497 * @digest_len len of the data
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200498 * @updates Optional out parameter: number of updates for this PCR
499 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100500 * Return: code of the operation
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200501 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700502u32 tpm2_pcr_read(struct udevice *dev, u32 idx, unsigned int idx_min_sz,
Ruchika Gupta686bedb2021-11-29 13:09:45 +0530503 u16 algorithm, void *data, u32 digest_len,
504 unsigned int *updates);
Miquel Raynal4c1a5852018-05-15 11:57:16 +0200505
Miquel Raynal2e52c062018-05-15 11:57:17 +0200506/**
507 * Issue a TPM2_GetCapability command. This implementation is limited
508 * to query property index that is 4-byte wide.
509 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700510 * @dev TPM device
Miquel Raynal2e52c062018-05-15 11:57:17 +0200511 * @capability Partition of capabilities
512 * @property Further definition of capability, limited to be 4 bytes wide
513 * @buf Output buffer for capability information
514 * @prop_count Size of output buffer
515 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100516 * Return: code of the operation
Miquel Raynal2e52c062018-05-15 11:57:17 +0200517 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700518u32 tpm2_get_capability(struct udevice *dev, u32 capability, u32 property,
519 void *buf, size_t prop_count);
Miquel Raynal2e52c062018-05-15 11:57:17 +0200520
Miquel Raynal228e9902018-05-15 11:57:18 +0200521/**
Eddie James8ed7bb32023-10-24 10:43:49 -0500522 * tpm2_get_pcr_info() - get the supported, active PCRs and number of banks
523 *
524 * @dev: TPM device
Ilias Apalodimascb356612024-06-23 14:48:17 +0300525 * @pcrs: struct tpml_pcr_selection of available PCRs
Eddie James8ed7bb32023-10-24 10:43:49 -0500526 *
527 * @return 0 on success, code of operation or negative errno on failure
528 */
Ilias Apalodimascb356612024-06-23 14:48:17 +0300529int tpm2_get_pcr_info(struct udevice *dev, struct tpml_pcr_selection *pcrs);
Eddie James8ed7bb32023-10-24 10:43:49 -0500530
531/**
Miquel Raynal228e9902018-05-15 11:57:18 +0200532 * Issue a TPM2_DictionaryAttackLockReset command.
533 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700534 * @dev TPM device
Miquel Raynal228e9902018-05-15 11:57:18 +0200535 * @pw Password
536 * @pw_sz Length of the password
537 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100538 * Return: code of the operation
Miquel Raynal228e9902018-05-15 11:57:18 +0200539 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700540u32 tpm2_dam_reset(struct udevice *dev, const char *pw, const ssize_t pw_sz);
Miquel Raynal228e9902018-05-15 11:57:18 +0200541
542/**
543 * Issue a TPM2_DictionaryAttackParameters command.
544 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700545 * @dev TPM device
Miquel Raynal228e9902018-05-15 11:57:18 +0200546 * @pw Password
547 * @pw_sz Length of the password
548 * @max_tries Count of authorizations before lockout
549 * @recovery_time Time before decrementation of the failure count
550 * @lockout_recovery Time to wait after a lockout
551 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100552 * Return: code of the operation
Miquel Raynal228e9902018-05-15 11:57:18 +0200553 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700554u32 tpm2_dam_parameters(struct udevice *dev, const char *pw,
555 const ssize_t pw_sz, unsigned int max_tries,
556 unsigned int recovery_time,
Miquel Raynal228e9902018-05-15 11:57:18 +0200557 unsigned int lockout_recovery);
558
Miquel Raynal05d7be32018-05-15 11:57:19 +0200559/**
560 * Issue a TPM2_HierarchyChangeAuth command.
561 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700562 * @dev TPM device
Miquel Raynal05d7be32018-05-15 11:57:19 +0200563 * @handle Handle
564 * @newpw New password
565 * @newpw_sz Length of the new password
566 * @oldpw Old password
567 * @oldpw_sz Length of the old password
568 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100569 * Return: code of the operation
Miquel Raynal05d7be32018-05-15 11:57:19 +0200570 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700571int tpm2_change_auth(struct udevice *dev, u32 handle, const char *newpw,
572 const ssize_t newpw_sz, const char *oldpw,
573 const ssize_t oldpw_sz);
Miquel Raynal05d7be32018-05-15 11:57:19 +0200574
Miquel Raynal0b864f62018-05-15 11:57:20 +0200575/**
576 * Issue a TPM_PCR_SetAuthPolicy command.
577 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700578 * @dev TPM device
Miquel Raynal0b864f62018-05-15 11:57:20 +0200579 * @pw Platform password
580 * @pw_sz Length of the password
581 * @index Index of the PCR
582 * @digest New key to access the PCR
583 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100584 * Return: code of the operation
Miquel Raynal0b864f62018-05-15 11:57:20 +0200585 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700586u32 tpm2_pcr_setauthpolicy(struct udevice *dev, const char *pw,
587 const ssize_t pw_sz, u32 index, const char *key);
Miquel Raynal0b864f62018-05-15 11:57:20 +0200588
589/**
590 * Issue a TPM_PCR_SetAuthValue command.
591 *
Simon Glass8ceca1d2018-11-18 14:22:27 -0700592 * @dev TPM device
Miquel Raynal0b864f62018-05-15 11:57:20 +0200593 * @pw Platform password
594 * @pw_sz Length of the password
595 * @index Index of the PCR
596 * @digest New key to access the PCR
597 * @key_sz Length of the new key
598 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100599 * Return: code of the operation
Miquel Raynal0b864f62018-05-15 11:57:20 +0200600 */
Simon Glass8ceca1d2018-11-18 14:22:27 -0700601u32 tpm2_pcr_setauthvalue(struct udevice *dev, const char *pw,
602 const ssize_t pw_sz, u32 index, const char *key,
603 const ssize_t key_sz);
Miquel Raynal0b864f62018-05-15 11:57:20 +0200604
Dhananjay Phadke7a2cf2e2020-06-04 16:43:59 -0700605/**
606 * Issue a TPM2_GetRandom command.
607 *
608 * @dev TPM device
609 * @param data output buffer for the random bytes
610 * @param count size of output buffer
611 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100612 * Return: return code of the operation
Dhananjay Phadke7a2cf2e2020-06-04 16:43:59 -0700613 */
614u32 tpm2_get_random(struct udevice *dev, void *data, u32 count);
615
Simon Glasse9d3d592021-02-06 14:23:41 -0700616/**
617 * Lock data in the TPM
618 *
619 * Once locked the data cannot be written until after a reboot
620 *
621 * @dev TPM device
622 * @index Index of data to lock
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100623 * Return: code of the operation
Simon Glasse9d3d592021-02-06 14:23:41 -0700624 */
625u32 tpm2_write_lock(struct udevice *dev, u32 index);
626
Simon Glass77759db2021-02-06 14:23:42 -0700627/**
628 * Disable access to any platform data
629 *
630 * This can be called to close off access to the firmware data in the data,
631 * before calling the kernel.
632 *
633 * @dev TPM device
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100634 * Return: code of the operation
Simon Glass77759db2021-02-06 14:23:42 -0700635 */
636u32 tpm2_disable_platform_hierarchy(struct udevice *dev);
637
Masahisa Kojima06ef6b62021-11-04 22:59:16 +0900638/**
639 * submit user specified data to the TPM and get response
640 *
641 * @dev TPM device
642 * @sendbuf: Buffer of the data to send
643 * @recvbuf: Buffer to save the response to
644 * @recv_size: Pointer to the size of the response buffer
645 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100646 * Return: code of the operation
Masahisa Kojima06ef6b62021-11-04 22:59:16 +0900647 */
648u32 tpm2_submit_command(struct udevice *dev, const u8 *sendbuf,
649 u8 *recvbuf, size_t *recv_size);
650
Simon Glass3f7a73a2022-08-30 21:05:37 -0600651/**
652 * tpm_cr50_report_state() - Report the Cr50 internal state
653 *
654 * @dev: TPM device
655 * @vendor_cmd: Vendor command number to send
656 * @vendor_subcmd: Vendor sub-command number to send
657 * @recvbuf: Buffer to save the response to
658 * @recv_size: Pointer to the size of the response buffer
659 * Return: result of the operation
660 */
661u32 tpm2_report_state(struct udevice *dev, uint vendor_cmd, uint vendor_subcmd,
662 u8 *recvbuf, size_t *recv_size);
663
Simon Glass3564b8e2022-08-30 21:05:38 -0600664/**
665 * tpm2_enable_nvcommits() - Tell TPM to commit NV data immediately
666 *
667 * For Chromium OS verified boot, we may reboot or reset at different times,
668 * possibly leaving non-volatile data unwritten by the TPM.
669 *
670 * This vendor command is used to indicate that non-volatile data should be
671 * written to its store immediately.
672 *
673 * @dev TPM device
674 * @vendor_cmd: Vendor command number to send
675 * @vendor_subcmd: Vendor sub-command number to send
676 * Return: result of the operation
677 */
678u32 tpm2_enable_nvcommits(struct udevice *dev, uint vendor_cmd,
679 uint vendor_subcmd);
680
Ilias Apalodimas42d7bdf2023-01-25 12:18:36 +0200681/**
682 * tpm2_auto_start() - start up the TPM and perform selftests.
683 * If a testable function has not been tested and is
684 * requested the TPM2 will return TPM_RC_NEEDS_TEST.
685 *
686 * @param dev TPM device
687 * Return: TPM2_RC_TESTING, if TPM2 self-test is in progress.
688 * TPM2_RC_SUCCESS, if testing of all functions is complete without
689 * functional failures.
690 * TPM2_RC_FAILURE, if any test failed.
691 * TPM2_RC_INITIALIZE, if the TPM has not gone through the Startup
692 * sequence
693
694 */
695u32 tpm2_auto_start(struct udevice *dev);
696
Tim Harvey6ea1e052024-05-25 13:00:48 -0700697/**
698 * tpm2_name_to_algorithm() - Return an algorithm id given a supported
699 * algorithm name
700 *
701 * @name: algorithm name
702 * Return: enum tpm2_algorithms or -EINVAL
703 */
704enum tpm2_algorithms tpm2_name_to_algorithm(const char *name);
705
706/**
707 * tpm2_algorithm_name() - Return an algorithm name string for a
708 * supported algorithm id
709 *
710 * @algorithm_id: algorithm defined in enum tpm2_algorithms
711 * Return: algorithm name string or ""
712 */
713const char *tpm2_algorithm_name(enum tpm2_algorithms);
714
Ilias Apalodimascb356612024-06-23 14:48:17 +0300715/**
716 * tpm2_is_active_pcr() - check the pcr_select. If at least one of the PCRs
717 * supports the algorithm add it on the active ones
718 *
719 * @selection: PCR selection structure
720 * Return: True if the algorithm is active
721 */
722bool tpm2_is_active_pcr(struct tpms_pcr_selection *selection);
723
Miquel Raynalf3b43502018-05-15 11:57:08 +0200724#endif /* __TPM_V2_H */