blob: 23841e0cadb4d993e34e5199126f861e9d668847 [file] [log] [blame]
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00001/*
2 * Embest/Timll DevKit3250 board configuration file
3 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03004 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00005 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00007 */
8
9#ifndef __CONFIG_DEVKIT3250_H__
10#define __CONFIG_DEVKIT3250_H__
11
12/* SoC and board defines */
Alexey Brodkin267d8e22014-02-26 17:47:58 +040013#include <linux/sizes.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000014#include <asm/arch/cpu.h>
15
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000016#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
17
18#define CONFIG_SYS_ICACHE_OFF
19#define CONFIG_SYS_DCACHE_OFF
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030020#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000021#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030022#endif
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000023
24/*
25 * Memory configurations
26 */
27#define CONFIG_NR_DRAM_BANKS 1
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000028#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000029#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
30#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000031#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K)
32#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M)
33
34#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
35
36#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
37 - GENERATED_GBL_DATA_SIZE)
38
39/*
40 * Serial Driver
41 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030042#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000043
44/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020045 * DMA
46 */
47#if !defined(CONFIG_SPL_BUILD)
48#define CONFIG_DMA_LPC32XX
49#endif
50
51/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030052 * I2C
53 */
54#define CONFIG_SYS_I2C
55#define CONFIG_SYS_I2C_LPC32XX
56#define CONFIG_SYS_I2C_SPEED 100000
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030057
58/*
59 * GPIO
60 */
61#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030062
63/*
64 * SSP/SPI
65 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030066#define CONFIG_LPC32XX_SSP_TIMEOUT 100000
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030067
68/*
69 * Ethernet
70 */
71#define CONFIG_RMII
72#define CONFIG_PHY_SMSC
73#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030074#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030075
76/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000077 * NOR Flash
78 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000079#define CONFIG_SYS_MAX_FLASH_BANKS 1
80#define CONFIG_SYS_MAX_FLASH_SECT 71
81#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
82#define CONFIG_SYS_FLASH_SIZE SZ_4M
83#define CONFIG_SYS_FLASH_CFI
84
85/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030086 * NAND controller
87 */
88#define CONFIG_NAND_LPC32XX_SLC
89#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
90#define CONFIG_SYS_MAX_NAND_DEVICE 1
91#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
92
93/*
94 * NAND chip timings
95 */
96#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
97#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
98#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
99#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
100#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
101#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
102#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
103#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
104
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +0300105#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
106#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300107#define CONFIG_SYS_NAND_USE_FLASH_BBT
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +0300108
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300109/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +0200110 * USB
111 */
112#define CONFIG_USB_OHCI_LPC32XX
113#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +0200114
115/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000116 * U-Boot General Configurations
117 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000118#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000119#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
120
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300121/*
122 * Pass open firmware flat tree
123 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300124
125/*
126 * Environment
127 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000128#define CONFIG_ENV_SIZE SZ_128K
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300129#define CONFIG_ENV_OFFSET 0x000A0000
130
131#define CONFIG_BOOTCOMMAND \
132 "dhcp; " \
133 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
134 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
135 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
136 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
137 "bootm ${loadaddr} - ${dtbaddr}"
138
139#define CONFIG_EXTRA_ENV_SETTINGS \
140 "autoload=no\0" \
141 "ethaddr=00:01:90:00:C0:81\0" \
142 "dtbaddr=0x81000000\0" \
143 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
144 "tftpdir=vladimir/oe/devkit3250\0" \
145 "userargs=oops=panic\0"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000146
147/*
148 * U-Boot Commands
149 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000150
151/*
152 * Boot Linux
153 */
154#define CONFIG_CMDLINE_TAG
155#define CONFIG_SETUP_MEMORY_TAGS
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000156
157#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000158#define CONFIG_LOADADDR 0x80008000
159
160/*
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300161 * SPL specific defines
162 */
163/* SPL will be executed at offset 0 */
164#define CONFIG_SPL_TEXT_BASE 0x00000000
165
166/* SPL will use SRAM as stack */
167#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300168
169/* Use the framework and generic lib */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300170
171/* SPL will use serial */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300172
173/* SPL loads an image from NAND */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300174#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300175#define CONFIG_SPL_NAND_DRIVERS
176
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300177#define CONFIG_SPL_NAND_ECC
178#define CONFIG_SPL_NAND_SOFTECC
179
180#define CONFIG_SPL_MAX_SIZE 0x20000
181#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
182
183/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
184#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
185#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
186
187#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
188#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
189
190/* See common/spl/spl.c spl_set_header_raw_uboot() */
191#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
192
193/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000194 * Include SoC specific configuration
195 */
196#include <asm/arch/config.h>
197
198#endif /* __CONFIG_DEVKIT3250_H__*/