Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * Copyright (C) 2019 DENX Software Engineering |
| 4 | * Lukasz Majewski, DENX Software Engineering, lukma@denx.de |
| 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <asm/io.h> |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 9 | #include <div64.h> |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 10 | #include <malloc.h> |
| 11 | #include <clk-uclass.h> |
| 12 | #include <dm/device.h> |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 13 | #include <dm/devres.h> |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 14 | #include <dm/uclass.h> |
| 15 | #include <clk.h> |
| 16 | #include "clk.h" |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 17 | #include <linux/err.h> |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 18 | |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 19 | #define UBOOT_DM_CLK_IMX_PLLV3_GENERIC "imx_clk_pllv3_generic" |
Giulio Benetti | 05bf7fd | 2020-01-10 15:46:58 +0100 | [diff] [blame] | 20 | #define UBOOT_DM_CLK_IMX_PLLV3_SYS "imx_clk_pllv3_sys" |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 21 | #define UBOOT_DM_CLK_IMX_PLLV3_USB "imx_clk_pllv3_usb" |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 22 | #define UBOOT_DM_CLK_IMX_PLLV3_AV "imx_clk_pllv3_av" |
| 23 | |
| 24 | #define PLL_NUM_OFFSET 0x10 |
| 25 | #define PLL_DENOM_OFFSET 0x20 |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 26 | |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 27 | #define BM_PLL_POWER (0x1 << 12) |
Giulio Benetti | 8c25d1e | 2020-01-10 15:46:57 +0100 | [diff] [blame] | 28 | #define BM_PLL_LOCK (0x1 << 31) |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 29 | |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 30 | struct clk_pllv3 { |
| 31 | struct clk clk; |
| 32 | void __iomem *base; |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 33 | u32 power_bit; |
| 34 | bool powerup_set; |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 35 | u32 div_mask; |
| 36 | u32 div_shift; |
| 37 | }; |
| 38 | |
| 39 | #define to_clk_pllv3(_clk) container_of(_clk, struct clk_pllv3, clk) |
| 40 | |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 41 | static ulong clk_pllv3_generic_get_rate(struct clk *clk) |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 42 | { |
| 43 | struct clk_pllv3 *pll = to_clk_pllv3(dev_get_clk_ptr(clk->dev)); |
| 44 | unsigned long parent_rate = clk_get_parent_rate(clk); |
| 45 | |
| 46 | u32 div = (readl(pll->base) >> pll->div_shift) & pll->div_mask; |
| 47 | |
| 48 | return (div == 1) ? parent_rate * 22 : parent_rate * 20; |
| 49 | } |
| 50 | |
Giulio Benetti | 8c25d1e | 2020-01-10 15:46:57 +0100 | [diff] [blame] | 51 | static ulong clk_pllv3_generic_set_rate(struct clk *clk, ulong rate) |
| 52 | { |
| 53 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 54 | unsigned long parent_rate = clk_get_parent_rate(clk); |
| 55 | u32 val, div; |
| 56 | |
| 57 | if (rate == parent_rate * 22) |
| 58 | div = 1; |
| 59 | else if (rate == parent_rate * 20) |
| 60 | div = 0; |
| 61 | else |
| 62 | return -EINVAL; |
| 63 | |
| 64 | val = readl(pll->base); |
| 65 | val &= ~(pll->div_mask << pll->div_shift); |
| 66 | val |= (div << pll->div_shift); |
| 67 | writel(val, pll->base); |
| 68 | |
| 69 | /* Wait for PLL to lock */ |
| 70 | while (!(readl(pll->base) & BM_PLL_LOCK)) |
| 71 | ; |
| 72 | |
| 73 | return 0; |
| 74 | } |
| 75 | |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 76 | static int clk_pllv3_generic_enable(struct clk *clk) |
| 77 | { |
| 78 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 79 | u32 val; |
| 80 | |
| 81 | val = readl(pll->base); |
| 82 | if (pll->powerup_set) |
| 83 | val |= pll->power_bit; |
| 84 | else |
| 85 | val &= ~pll->power_bit; |
| 86 | writel(val, pll->base); |
| 87 | |
| 88 | return 0; |
| 89 | } |
| 90 | |
Giulio Benetti | 47e1564 | 2020-01-10 15:46:56 +0100 | [diff] [blame] | 91 | static int clk_pllv3_generic_disable(struct clk *clk) |
| 92 | { |
| 93 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 94 | u32 val; |
| 95 | |
| 96 | val = readl(pll->base); |
| 97 | if (pll->powerup_set) |
| 98 | val &= ~pll->power_bit; |
| 99 | else |
| 100 | val |= pll->power_bit; |
| 101 | writel(val, pll->base); |
| 102 | |
| 103 | return 0; |
| 104 | } |
| 105 | |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 106 | static const struct clk_ops clk_pllv3_generic_ops = { |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 107 | .get_rate = clk_pllv3_generic_get_rate, |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 108 | .enable = clk_pllv3_generic_enable, |
Giulio Benetti | 47e1564 | 2020-01-10 15:46:56 +0100 | [diff] [blame] | 109 | .disable = clk_pllv3_generic_disable, |
Giulio Benetti | 8c25d1e | 2020-01-10 15:46:57 +0100 | [diff] [blame] | 110 | .set_rate = clk_pllv3_generic_set_rate, |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 111 | }; |
| 112 | |
Giulio Benetti | 05bf7fd | 2020-01-10 15:46:58 +0100 | [diff] [blame] | 113 | static ulong clk_pllv3_sys_get_rate(struct clk *clk) |
| 114 | { |
| 115 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 116 | unsigned long parent_rate = clk_get_parent_rate(clk); |
| 117 | u32 div = readl(pll->base) & pll->div_mask; |
| 118 | |
| 119 | return parent_rate * div / 2; |
| 120 | } |
| 121 | |
| 122 | static ulong clk_pllv3_sys_set_rate(struct clk *clk, ulong rate) |
| 123 | { |
| 124 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 125 | unsigned long parent_rate = clk_get_parent_rate(clk); |
Giulio Benetti | cf4c04a | 2020-01-17 13:06:40 +0100 | [diff] [blame] | 126 | unsigned long min_rate; |
| 127 | unsigned long max_rate; |
Giulio Benetti | 05bf7fd | 2020-01-10 15:46:58 +0100 | [diff] [blame] | 128 | u32 val, div; |
| 129 | |
Giulio Benetti | cf4c04a | 2020-01-17 13:06:40 +0100 | [diff] [blame] | 130 | if (parent_rate == 0) |
| 131 | return -EINVAL; |
| 132 | |
| 133 | min_rate = parent_rate * 54 / 2; |
| 134 | max_rate = parent_rate * 108 / 2; |
| 135 | |
Giulio Benetti | 05bf7fd | 2020-01-10 15:46:58 +0100 | [diff] [blame] | 136 | if (rate < min_rate || rate > max_rate) |
| 137 | return -EINVAL; |
| 138 | |
| 139 | div = rate * 2 / parent_rate; |
| 140 | val = readl(pll->base); |
| 141 | val &= ~pll->div_mask; |
| 142 | val |= div; |
| 143 | writel(val, pll->base); |
| 144 | |
| 145 | /* Wait for PLL to lock */ |
| 146 | while (!(readl(pll->base) & BM_PLL_LOCK)) |
| 147 | ; |
| 148 | |
| 149 | return 0; |
| 150 | } |
| 151 | |
| 152 | static const struct clk_ops clk_pllv3_sys_ops = { |
| 153 | .enable = clk_pllv3_generic_enable, |
| 154 | .disable = clk_pllv3_generic_disable, |
| 155 | .get_rate = clk_pllv3_sys_get_rate, |
| 156 | .set_rate = clk_pllv3_sys_set_rate, |
| 157 | }; |
| 158 | |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 159 | static ulong clk_pllv3_av_get_rate(struct clk *clk) |
| 160 | { |
| 161 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 162 | unsigned long parent_rate = clk_get_parent_rate(clk); |
| 163 | u32 mfn = readl(pll->base + PLL_NUM_OFFSET); |
| 164 | u32 mfd = readl(pll->base + PLL_DENOM_OFFSET); |
| 165 | u32 div = readl(pll->base) & pll->div_mask; |
| 166 | u64 temp64 = (u64)parent_rate; |
| 167 | |
Giulio Benetti | 2af750e | 2020-01-17 13:06:41 +0100 | [diff] [blame] | 168 | if (mfd == 0) |
| 169 | return -EIO; |
| 170 | |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 171 | temp64 *= mfn; |
| 172 | do_div(temp64, mfd); |
| 173 | |
| 174 | return parent_rate * div + (unsigned long)temp64; |
| 175 | } |
| 176 | |
| 177 | static ulong clk_pllv3_av_set_rate(struct clk *clk, ulong rate) |
| 178 | { |
| 179 | struct clk_pllv3 *pll = to_clk_pllv3(clk); |
| 180 | unsigned long parent_rate = clk_get_parent_rate(clk); |
Giulio Benetti | e4a5558 | 2020-01-17 13:06:42 +0100 | [diff] [blame] | 181 | unsigned long min_rate; |
| 182 | unsigned long max_rate; |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 183 | u32 val, div; |
| 184 | u32 mfn, mfd = 1000000; |
| 185 | u32 max_mfd = 0x3FFFFFFF; |
| 186 | u64 temp64; |
| 187 | |
Giulio Benetti | e4a5558 | 2020-01-17 13:06:42 +0100 | [diff] [blame] | 188 | if (parent_rate == 0) |
| 189 | return -EINVAL; |
| 190 | |
| 191 | min_rate = parent_rate * 27; |
| 192 | max_rate = parent_rate * 54; |
| 193 | |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 194 | if (rate < min_rate || rate > max_rate) |
| 195 | return -EINVAL; |
| 196 | |
| 197 | if (parent_rate <= max_mfd) |
| 198 | mfd = parent_rate; |
| 199 | |
| 200 | div = rate / parent_rate; |
| 201 | temp64 = (u64)(rate - div * parent_rate); |
| 202 | temp64 *= mfd; |
| 203 | do_div(temp64, parent_rate); |
| 204 | mfn = temp64; |
| 205 | |
| 206 | val = readl(pll->base); |
| 207 | val &= ~pll->div_mask; |
| 208 | val |= div; |
| 209 | writel(val, pll->base); |
| 210 | writel(mfn, pll->base + PLL_NUM_OFFSET); |
| 211 | writel(mfd, pll->base + PLL_DENOM_OFFSET); |
| 212 | |
| 213 | /* Wait for PLL to lock */ |
| 214 | while (!(readl(pll->base) & BM_PLL_LOCK)) |
| 215 | ; |
| 216 | |
| 217 | return 0; |
| 218 | } |
| 219 | |
| 220 | static const struct clk_ops clk_pllv3_av_ops = { |
| 221 | .enable = clk_pllv3_generic_enable, |
| 222 | .disable = clk_pllv3_generic_disable, |
| 223 | .get_rate = clk_pllv3_av_get_rate, |
| 224 | .set_rate = clk_pllv3_av_set_rate, |
| 225 | }; |
| 226 | |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 227 | struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name, |
| 228 | const char *parent_name, void __iomem *base, |
| 229 | u32 div_mask) |
| 230 | { |
| 231 | struct clk_pllv3 *pll; |
| 232 | struct clk *clk; |
| 233 | char *drv_name; |
| 234 | int ret; |
| 235 | |
| 236 | pll = kzalloc(sizeof(*pll), GFP_KERNEL); |
| 237 | if (!pll) |
| 238 | return ERR_PTR(-ENOMEM); |
| 239 | |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 240 | pll->power_bit = BM_PLL_POWER; |
| 241 | |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 242 | switch (type) { |
| 243 | case IMX_PLLV3_GENERIC: |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 244 | drv_name = UBOOT_DM_CLK_IMX_PLLV3_GENERIC; |
Giulio Benetti | 670e570 | 2020-01-10 15:46:54 +0100 | [diff] [blame] | 245 | pll->div_shift = 0; |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 246 | pll->powerup_set = false; |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 247 | break; |
Giulio Benetti | 05bf7fd | 2020-01-10 15:46:58 +0100 | [diff] [blame] | 248 | case IMX_PLLV3_SYS: |
| 249 | drv_name = UBOOT_DM_CLK_IMX_PLLV3_SYS; |
| 250 | pll->div_shift = 0; |
| 251 | pll->powerup_set = false; |
| 252 | break; |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 253 | case IMX_PLLV3_USB: |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 254 | drv_name = UBOOT_DM_CLK_IMX_PLLV3_USB; |
Giulio Benetti | 670e570 | 2020-01-10 15:46:54 +0100 | [diff] [blame] | 255 | pll->div_shift = 1; |
Giulio Benetti | 7dad7a3 | 2020-01-10 15:46:55 +0100 | [diff] [blame] | 256 | pll->powerup_set = true; |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 257 | break; |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 258 | case IMX_PLLV3_AV: |
| 259 | drv_name = UBOOT_DM_CLK_IMX_PLLV3_AV; |
| 260 | pll->div_shift = 0; |
| 261 | pll->powerup_set = false; |
| 262 | break; |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 263 | default: |
| 264 | kfree(pll); |
| 265 | return ERR_PTR(-ENOTSUPP); |
| 266 | } |
| 267 | |
| 268 | pll->base = base; |
| 269 | pll->div_mask = div_mask; |
| 270 | clk = &pll->clk; |
| 271 | |
| 272 | ret = clk_register(clk, drv_name, name, parent_name); |
| 273 | if (ret) { |
| 274 | kfree(pll); |
| 275 | return ERR_PTR(ret); |
| 276 | } |
| 277 | |
| 278 | return clk; |
| 279 | } |
| 280 | |
| 281 | U_BOOT_DRIVER(clk_pllv3_generic) = { |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 282 | .name = UBOOT_DM_CLK_IMX_PLLV3_GENERIC, |
| 283 | .id = UCLASS_CLK, |
| 284 | .ops = &clk_pllv3_generic_ops, |
| 285 | .flags = DM_FLAG_PRE_RELOC, |
| 286 | }; |
| 287 | |
Giulio Benetti | 05bf7fd | 2020-01-10 15:46:58 +0100 | [diff] [blame] | 288 | U_BOOT_DRIVER(clk_pllv3_sys) = { |
| 289 | .name = UBOOT_DM_CLK_IMX_PLLV3_SYS, |
| 290 | .id = UCLASS_CLK, |
| 291 | .ops = &clk_pllv3_sys_ops, |
| 292 | .flags = DM_FLAG_PRE_RELOC, |
| 293 | }; |
| 294 | |
Giulio Benetti | ff331fa | 2020-01-10 15:46:53 +0100 | [diff] [blame] | 295 | U_BOOT_DRIVER(clk_pllv3_usb) = { |
| 296 | .name = UBOOT_DM_CLK_IMX_PLLV3_USB, |
Lukasz Majewski | 4de44bb | 2019-06-24 15:50:45 +0200 | [diff] [blame] | 297 | .id = UCLASS_CLK, |
| 298 | .ops = &clk_pllv3_generic_ops, |
| 299 | .flags = DM_FLAG_PRE_RELOC, |
| 300 | }; |
Giulio Benetti | 6713a01 | 2020-01-10 15:46:59 +0100 | [diff] [blame] | 301 | |
| 302 | U_BOOT_DRIVER(clk_pllv3_av) = { |
| 303 | .name = UBOOT_DM_CLK_IMX_PLLV3_AV, |
| 304 | .id = UCLASS_CLK, |
| 305 | .ops = &clk_pllv3_av_ops, |
| 306 | .flags = DM_FLAG_PRE_RELOC, |
| 307 | }; |