blob: f062bb01725ec4858dc0cf2a7950b162beaa514d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Alex Kiernan9c215492018-04-01 09:22:38 +000011#include <environment.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090012#include <malloc.h>
13#include <netdev.h>
Nobuhiro Iwamatsu95744732014-12-09 16:20:04 +090014#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090016#include <asm/processor.h>
17#include <asm/mach-types.h>
18#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090019#include <linux/errno.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090020#include <asm/arch/sys_proto.h>
21#include <asm/gpio.h>
22#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090023#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +090024#include <asm/arch/mmc.h>
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090025#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090026#include <miiphy.h>
Nobuhiro Iwamatsua99b6b52013-10-10 09:13:41 +090027#include <i2c.h>
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +090028#include <mmc.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090029#include "qos.h"
30
31DECLARE_GLOBAL_DATA_PTR;
32
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090033#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090034void s_init(void)
35{
Nobuhiro Iwamatsufa3e41b2014-03-27 16:18:19 +090036 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
37 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090038
39 /* Watchdog init */
40 writel(0xA5A5A500, &rwdt->rwtcsra);
41 writel(0xA5A5A500, &swdt->swtcsra);
42
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090043 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090044 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsu67fd59b2014-10-31 16:08:11 +090045 u32 stat = 0;
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090046 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
47 << PLL0_STC_BIT;
48 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsu67fd59b2014-10-31 16:08:11 +090049
50 do {
51 stat = readl(PLLECR) & PLL0ST;
52 } while (stat == 0x0);
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090053 }
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090054
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090055 /* QoS(Quality-of-Service) Init */
56 qos_init();
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090057}
58
Marek Vasut016a6052018-04-23 20:24:06 +020059#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090060
Marek Vasut016a6052018-04-23 20:24:06 +020061#define SD1CKCR 0xE6150078
62#define SD2CKCR 0xE615026C
63#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090064
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090065int board_early_init_f(void)
66{
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090067 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090068
69 /*
70 * SD0 clock is set to 97.5MHz by default.
Marek Vasut016a6052018-04-23 20:24:06 +020071 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090072 */
Marek Vasut016a6052018-04-23 20:24:06 +020073 writel(SD_97500KHZ, SD1CKCR);
74 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090075
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090076 return 0;
77}
78
Marek Vasut016a6052018-04-23 20:24:06 +020079#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
80
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090081int board_init(void)
82{
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090083 /* adress of boot parameters */
Nobuhiro Iwamatsu9c87f992014-11-10 13:58:50 +090084 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090085
Marek Vasut016a6052018-04-23 20:24:06 +020086 /* Force ethernet PHY out of reset */
87 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
88 gpio_direction_output(ETHERNET_PHY_RESET, 0);
89 mdelay(10);
90 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090091
92 return 0;
93}
94
Marek Vasut016a6052018-04-23 20:24:06 +020095int dram_init(void)
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090096{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053097 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut016a6052018-04-23 20:24:06 +020098 return -EINVAL;
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090099
Marek Vasut016a6052018-04-23 20:24:06 +0200100 return 0;
101}
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900102
Marek Vasut016a6052018-04-23 20:24:06 +0200103int dram_init_banksize(void)
104{
105 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900106
Marek Vasut016a6052018-04-23 20:24:06 +0200107 return 0;
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900108}
109
Marek Vasut016a6052018-04-23 20:24:06 +0200110/* KSZ8041NL/RNL */
111#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100112#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900113#define PHY_LED_MODE_ACK 0x4000
114int board_phy_config(struct phy_device *phydev)
115{
116 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
117 ret &= ~PHY_LED_MODE;
118 ret |= PHY_LED_MODE_ACK;
119 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
120
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900121 return 0;
122}
123
Marek Vasut016a6052018-04-23 20:24:06 +0200124void reset_cpu(ulong addr)
125{
126 struct udevice *dev;
127 const u8 pmic_bus = 2;
128 const u8 pmic_addr = 0x58;
129 u8 data;
130 int ret;
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900131
Marek Vasut016a6052018-04-23 20:24:06 +0200132 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
133 if (ret)
134 hang();
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900135
Marek Vasut016a6052018-04-23 20:24:06 +0200136 ret = dm_i2c_read(dev, 0x13, &data, 1);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900137 if (ret)
Marek Vasut016a6052018-04-23 20:24:06 +0200138 hang();
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900139
Marek Vasut016a6052018-04-23 20:24:06 +0200140 data |= BIT(1);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900141
Marek Vasut016a6052018-04-23 20:24:06 +0200142 ret = dm_i2c_write(dev, 0x13, &data, 1);
143 if (ret)
144 hang();
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +0900145}
146
Marek Vasut016a6052018-04-23 20:24:06 +0200147enum env_location env_get_location(enum env_operation op, int prio)
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900148{
Marek Vasut016a6052018-04-23 20:24:06 +0200149 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900150
Marek Vasut016a6052018-04-23 20:24:06 +0200151 /* Block environment access if loaded using JTAG */
152 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
153 (op != ENVOP_INIT))
154 return ENVL_UNKNOWN;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900155
Marek Vasut016a6052018-04-23 20:24:06 +0200156 if (prio)
157 return ENVL_UNKNOWN;
Nobuhiro Iwamatsua99b6b52013-10-10 09:13:41 +0900158
Marek Vasut016a6052018-04-23 20:24:06 +0200159 return ENVL_SPI_FLASH;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900160}