blob: e2e2445219d5d3f43caad041cd7ed50cef7b4c3f [file] [log] [blame]
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00001/*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef _M54451EVB_H
31#define _M54451EVB_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_MCF5445x /* define processor family */
38#define CONFIG_M54451 /* define processor type */
39#define CONFIG_M54451EVB /* M54451EVB board */
40
41#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000043#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000045
46#undef CONFIG_WATCHDOG
47
48#define CONFIG_TIMESTAMP /* Print image info with timestamp */
49
50/*
51 * BOOTP options
52 */
53#define CONFIG_BOOTP_BOOTFILESIZE
54#define CONFIG_BOOTP_BOOTPATH
55#define CONFIG_BOOTP_GATEWAY
56#define CONFIG_BOOTP_HOSTNAME
57
58/* Command line configuration */
59#include <config_cmd_default.h>
60
61#define CONFIG_CMD_BOOTD
62#define CONFIG_CMD_CACHE
63#define CONFIG_CMD_DATE
64#define CONFIG_CMD_DHCP
65#define CONFIG_CMD_ELF
66#define CONFIG_CMD_FLASH
67#define CONFIG_CMD_I2C
68#undef CONFIG_CMD_JFFS2
69#define CONFIG_CMD_MEMORY
70#define CONFIG_CMD_MISC
71#define CONFIG_CMD_MII
72#define CONFIG_CMD_NET
TsiChung Liewb78c9882009-06-11 15:39:57 +000073#define CONFIG_CMD_NFS
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000074#define CONFIG_CMD_PING
75#define CONFIG_CMD_REGINFO
76#define CONFIG_CMD_SPI
77#define CONFIG_CMD_SF
78
79#undef CONFIG_CMD_LOADB
80#undef CONFIG_CMD_LOADS
81
82/* Network configuration */
83#define CONFIG_MCFFEC
84#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000085# define CONFIG_MII 1
86# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087# define CONFIG_SYS_DISCOVER_PHY
88# define CONFIG_SYS_RX_ETH_BUFFER 8
89# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091# define CONFIG_SYS_FEC0_PINMUX 0
92# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000093# define MCFFEC_TOUT_LOOP 50000
94
95# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
TsiChung Liewb31abce2009-07-08 07:41:24 +000096# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000097# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
98# define CONFIG_ETHPRIME "FEC0"
99# define CONFIG_IPADDR 192.162.1.2
100# define CONFIG_NETMASK 255.255.255.0
101# define CONFIG_SERVERIP 192.162.1.1
102# define CONFIG_GATEWAYIP 192.162.1.1
103# define CONFIG_OVERWRITE_ETHADDR_ONCE
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
106# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000107# define FECDUPLEX FULL
108# define FECSPEED _100BASET
109# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
111# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000112# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000114#endif
115
116#define CONFIG_HOSTNAME M54451EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000118/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000120#define CONFIG_EXTRA_ENV_SETTINGS \
121 "netdev=eth0\0" \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122 "inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000123 "loadaddr=0x40010000\0" \
124 "sbfhdr=sbfhdr.bin\0" \
125 "uboot=u-boot.bin\0" \
126 "load=tftp ${loadaddr} ${sbfhdr};" \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127 "tftp " MK_STR(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000128 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +0800129 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000130 "sf erase 0 30000;" \
131 "sf write ${loadaddr} 0 30000;" \
132 "save\0" \
133 ""
134#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000136#define CONFIG_EXTRA_ENV_SETTINGS \
137 "netdev=eth0\0" \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138 "inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000139 "loadaddr=40010000\0" \
140 "u-boot=u-boot.bin\0" \
141 "load=tftp ${loadaddr) ${u-boot}\0" \
142 "upd=run load; run prog\0" \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143 "prog=prot off 0 " MK_STR(CONFIG_SYS_UBOOT_END) \
144 "; era 0 " MK_STR(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000145 "cp.b ${loadaddr} 0 ${filesize};" \
146 "save\0" \
147 ""
148#endif
149
150/* Realtime clock */
151#define CONFIG_MCFRTC
152#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000154
155/* Timer */
156#define CONFIG_MCFTMR
157#undef CONFIG_MCFPIT
158
159/* I2c */
160#define CONFIG_FSL_I2C
161#define CONFIG_HARD_I2C /* I2C with hardware support */
162#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_I2C_SPEED 80000 /* I2C speed and slave address */
164#define CONFIG_SYS_I2C_SLAVE 0x7F
165#define CONFIG_SYS_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000166#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000167
168/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000169#define CONFIG_CF_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000170#define CONFIG_CF_DSPI
171#define CONFIG_SERIAL_FLASH
172#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000174#ifdef CONFIG_CMD_SPI
175# define CONFIG_SPI_FLASH
176# define CONFIG_SPI_FLASH_STMICRO
177
TsiChung Liewa424ba22009-06-30 14:18:29 +0000178# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
179 DSPI_CTAR_PCSSCK_1CLK | \
180 DSPI_CTAR_PASC(0) | \
181 DSPI_CTAR_PDT(0) | \
182 DSPI_CTAR_CSSCK(0) | \
183 DSPI_CTAR_ASC(0) | \
184 DSPI_CTAR_DT(1))
185# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
186# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000187#endif
188
189/* Input, PCI, Flexbus, and VCO */
190#define CONFIG_EXTRA_CLOCK
191
TsiChung Liewb78c9882009-06-11 15:39:57 +0000192#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_PROMPT "-> "
195#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000196
197#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000199#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000201#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
203#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
204#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_HZ 1000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000209
TsiChung Liewb78c9882009-06-11 15:39:57 +0000210#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000211
212/*
213 * Low Level Configuration Settings
214 * (address mappings, register initial values, etc.)
215 * You should know what you are doing if you make changes here.
216 */
217
218/*-----------------------------------------------------------------------
219 * Definitions for initial stack pointer and data area (in DPRAM)
220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200222#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200224#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200226#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000227
228/*-----------------------------------------------------------------------
229 * Start addresses for the final memory configuration
230 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_SDRAM_BASE 0x40000000
234#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
235#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
236#define CONFIG_SYS_SDRAM_CFG2 0x57670000
237#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
238#define CONFIG_SYS_SDRAM_EMOD 0x80810000
239#define CONFIG_SYS_SDRAM_MODE 0x008D0000
240#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
243#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000244
245#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800246# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200247# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000248#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000250#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
252#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000253
Jason Jinded4eb42011-08-19 10:10:40 +0800254/* Reserve 256 kB for malloc() */
255#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000256/*
257 * For booting Linux, the board info and command line data
258 * have to be in the first 8 MB of memory, since this is
259 * the maximum mapped by the Linux kernel during initialization ??
260 */
261/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000263
264/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800265 * Environment is not embedded in u-boot. First time runing may have env
266 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000267 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000268#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD4539b1c2008-09-10 22:48:00 +0200269# define CONFIG_ENV_IS_IN_SPI_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200270# define CONFIG_ENV_SPI_CS 1
271# define CONFIG_ENV_OFFSET 0x20000
272# define CONFIG_ENV_SIZE 0x2000
273# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000274#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200275# define CONFIG_ENV_IS_IN_FLASH 1
Jason Jinded4eb42011-08-19 10:10:40 +0800276# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000277# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800278# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000279#endif
280#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000281
TsiChung Liewa424ba22009-06-30 14:18:29 +0000282/* FLASH organization */
283#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_FLASH_CFI
286#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000287
288# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000289# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
291# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
292# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
293# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
294# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
295# define CONFIG_SYS_FLASH_CHECKSUM
296# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000297
298#endif
299
300/*
301 * This is setting for JFFS2 support in u-boot.
302 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
303 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000304#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000305# define CONFIG_JFFS2_DEV "nor0"
306# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000308#endif
309
TsiChung Liewb78c9882009-06-11 15:39:57 +0000310/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000312
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600313#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200314 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600315#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200316 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600317#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
318#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
319#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
320 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
321 CF_ACR_EN | CF_ACR_SM_ALL)
322#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
323 CF_CACR_ICINVA | CF_CACR_EUSP)
324#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
325 CF_CACR_DEC | CF_CACR_DDCM_P | \
326 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
327
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000328/*-----------------------------------------------------------------------
329 * Memory bank definitions
330 */
331/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000332 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000333 * CS1 - Available
334 * CS2 - Available
335 * CS3 - Available
336 * CS4 - Available
337 * CS5 - Available
338 */
339
TsiChung Liewb78c9882009-06-11 15:39:57 +0000340 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000342#define CONFIG_SYS_CS0_MASK 0x00FF0001
343#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000346
347#endif /* _M54451EVB_H */