blob: d14f979cdde8d50137b145b4bc14b2cd2b4d001a [file] [log] [blame]
TsiChungLiew34674692007-08-16 13:20:50 -05001/*
2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew34674692007-08-16 13:20:50 -05006 */
7
8#ifndef _M5253EVBE_H
9#define _M5253EVBE_H
10
TsiChungLiew34674692007-08-16 13:20:50 -050011#define CONFIG_M5253EVBE /* define board type */
12
13#define CONFIG_MCFTMR
14
15#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020016#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewb022ac82008-08-06 14:17:09 -050017#define CONFIG_BAUDRATE 115200
TsiChungLiew34674692007-08-16 13:20:50 -050018
19#undef CONFIG_WATCHDOG /* disable watchdog */
20
21#define CONFIG_BOOTDELAY 5
22
23/* Configuration for environment
24 * Environment is embedded in u-boot in the second sector of the flash
25 */
26#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020027#define CONFIG_ENV_OFFSET 0x4000
28#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020029#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew34674692007-08-16 13:20:50 -050030#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020031#define CONFIG_ENV_ADDR 0xffe04000
32#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020033#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew34674692007-08-16 13:20:50 -050034#endif
35
angelo@sysam.it6312a952015-03-29 22:54:16 +020036#define LDS_BOARD_TEXT \
37 . = DEFINED(env_offset) ? env_offset : .; \
38 common/env_embedded.o (.text)
39
TsiChungLiew34674692007-08-16 13:20:50 -050040/*
41 * BOOTP options
42 */
43#undef CONFIG_BOOTP_BOOTFILESIZE
44#undef CONFIG_BOOTP_BOOTPATH
45#undef CONFIG_BOOTP_GATEWAY
46#undef CONFIG_BOOTP_HOSTNAME
47
48/*
49 * Command line configuration.
50 */
TsiChungLiew34674692007-08-16 13:20:50 -050051#define CONFIG_CMD_IDE
TsiChungLiew34674692007-08-16 13:20:50 -050052
53/* ATA */
54#define CONFIG_DOS_PARTITION
55#define CONFIG_MAC_PARTITION
56#define CONFIG_IDE_RESET 1
57#define CONFIG_IDE_PREINIT 1
58#define CONFIG_ATAPI
59#undef CONFIG_LBA48
60
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_IDE_MAXBUS 1
62#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew34674692007-08-16 13:20:50 -050063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
65#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew34674692007-08-16 13:20:50 -050066
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
68#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
69#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
70#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew34674692007-08-16 13:20:50 -050071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew34674692007-08-16 13:20:50 -050073
74#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050076#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050078#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
80#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
81#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiew34674692007-08-16 13:20:50 -050084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_MEMTEST_START 0x400
86#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiew34674692007-08-16 13:20:50 -050087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
89#define CONFIG_SYS_FAST_CLK
90#ifdef CONFIG_SYS_FAST_CLK
91# define CONFIG_SYS_PLLCR 0x1243E054
92# define CONFIG_SYS_CLK 140000000
TsiChungLiew34674692007-08-16 13:20:50 -050093#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094# define CONFIG_SYS_PLLCR 0x135a4140
95# define CONFIG_SYS_CLK 70000000
TsiChungLiew34674692007-08-16 13:20:50 -050096#endif
97
98/*
99 * Low Level Configuration Settings
100 * (address mappings, register initial values, etc.)
101 * You should know what you are doing if you make changes here.
102 */
103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
105#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiew34674692007-08-16 13:20:50 -0500106
107/*
108 * Definitions for initial stack pointer and data area (in DPRAM)
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200111#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200112#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew34674692007-08-16 13:20:50 -0500114
115/*
116 * Start addresses for the final memory configuration
117 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew34674692007-08-16 13:20:50 -0500119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_SDRAM_BASE 0x00000000
121#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiew34674692007-08-16 13:20:50 -0500122
123#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiew34674692007-08-16 13:20:50 -0500125#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew34674692007-08-16 13:20:50 -0500127#endif
128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MONITOR_LEN 0x40000
130#define CONFIG_SYS_MALLOC_LEN (256 << 10)
131#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiew34674692007-08-16 13:20:50 -0500132
133/*
134 * For booting Linux, the board info and command line data
135 * have to be in the first 8 MB of memory, since this is
136 * the maximum mapped by the Linux kernel during initialization ??
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000139#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew34674692007-08-16 13:20:50 -0500140
141/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000142#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
144#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
145#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiew34674692007-08-16 13:20:50 -0500146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200148#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_FLASH_SIZE 0x200000
150#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew34674692007-08-16 13:20:50 -0500151
152/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew34674692007-08-16 13:20:50 -0500154
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600155#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200156 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600157#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200158 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600159#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
160#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
161 CF_ADDRMASK(2) | \
162 CF_ACR_EN | CF_ACR_SM_ALL)
163#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
164 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
165 CF_ACR_EN | CF_ACR_SM_ALL)
166#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
167 CF_CACR_DBWE)
168
TsiChungLiew34674692007-08-16 13:20:50 -0500169/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiew34674692007-08-16 13:20:50 -0500171
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000172#define CONFIG_SYS_CS0_BASE 0xFFE00000
173#define CONFIG_SYS_CS0_MASK 0x001F0021
174#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew34674692007-08-16 13:20:50 -0500175
176/*-----------------------------------------------------------------------
177 * Port configuration
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
180#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
181#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
182#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
183#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
184#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
185#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiew34674692007-08-16 13:20:50 -0500186
187#endif /* _M5253EVB_H */