blob: ae3fcfd3d79a4ad90bf0c40de0e3477dc2e88632 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Eibachf74a0272014-11-13 19:21:18 +01002/*
3 * (C) Copyright 2014
Mario Sixb4893582018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibachf74a0272014-11-13 19:21:18 +01005 *
Dirk Eibachf74a0272014-11-13 19:21:18 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Dirk Eibachf74a0272014-11-13 19:21:18 +010015
Dirk Eibachf74a0272014-11-13 19:21:18 +010016#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Dirk Eibachf74a0272014-11-13 19:21:18 +010017
Dirk Eibachf74a0272014-11-13 19:21:18 +010018/*
Dirk Eibachf74a0272014-11-13 19:21:18 +010019 * SERDES
20 */
21#define CONFIG_FSL_SERDES
22#define CONFIG_FSL_SERDES1 0xe3000
23
Dirk Eibachf74a0272014-11-13 19:21:18 +010024/*
25 * DDR Setup
26 */
Mario Sixc9f92772019-01-21 09:18:15 +010027#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
28#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_SDRAM_BASE
Dirk Eibachf74a0272014-11-13 19:21:18 +010029#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
30#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
31 | DDRCDR_PZ_LOZ \
32 | DDRCDR_NZ_LOZ \
33 | DDRCDR_ODT \
34 | DDRCDR_Q_DRN)
35 /* 0x7b880001 */
36/*
37 * Manually set up DDR parameters
38 * consist of one chip NT5TU64M16HG from NANYA
39 */
40
41#define CONFIG_SYS_DDR_SIZE 128 /* MB */
42
43#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
44#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
45 | CSCONFIG_ODT_RD_NEVER \
46 | CSCONFIG_ODT_WR_ONLY_CURRENT \
47 | CSCONFIG_BANK_BIT_3 \
48 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
49 /* 0x80010102 */
50#define CONFIG_SYS_DDR_TIMING_3 0
51#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
52 | (0 << TIMING_CFG0_WRT_SHIFT) \
53 | (0 << TIMING_CFG0_RRT_SHIFT) \
54 | (0 << TIMING_CFG0_WWT_SHIFT) \
55 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
56 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
57 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
58 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
59 /* 0x00260802 */
60#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
61 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
62 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
63 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
64 | (9 << TIMING_CFG1_REFREC_SHIFT) \
65 | (2 << TIMING_CFG1_WRREC_SHIFT) \
66 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
67 | (2 << TIMING_CFG1_WRTORD_SHIFT))
68 /* 0x26279222 */
69#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
70 | (4 << TIMING_CFG2_CPO_SHIFT) \
71 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
72 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
73 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
74 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
75 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
76 /* 0x021848c5 */
77#define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
78 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
79 /* 0x08240100 */
80#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
81 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
82 | SDRAM_CFG_DBW_16)
83 /* 0x43100000 */
84
85#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
86#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
87 | (0x0242 << SDRAM_MODE_SD_SHIFT))
88 /* ODT 150ohm CL=4, AL=0 on SDRAM */
89#define CONFIG_SYS_DDR_MODE2 0x00000000
90
91/*
92 * Memory test
93 */
94#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
95#define CONFIG_SYS_MEMTEST_END 0x07f00000
96
97/*
98 * The reserved memory
99 */
100#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
101
102#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
103#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
104
105/*
106 * Initial RAM Base Address Setup
107 */
108#define CONFIG_SYS_INIT_RAM_LOCK 1
109#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
110#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
111#define CONFIG_SYS_GBL_DATA_OFFSET \
112 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
113
114/*
115 * Local Bus Configuration & Clock Setup
116 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100117#define CONFIG_SYS_LBC_LBCR 0x00040000
118
119/*
120 * FLASH on the Local Bus
121 */
122#if 1
Dirk Eibachf74a0272014-11-13 19:21:18 +0100123#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
124#define CONFIG_FLASH_CFI_LEGACY
125#define CONFIG_SYS_FLASH_LEGACY_512Kx16
Dirk Eibachf74a0272014-11-13 19:21:18 +0100126#endif
127
128#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
129#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100130
Dirk Eibachf74a0272014-11-13 19:21:18 +0100131
132#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
133#define CONFIG_SYS_MAX_FLASH_SECT 135
134
135#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
136#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
137
138/*
139 * FPGA
140 */
141#define CONFIG_SYS_FPGA0_BASE 0xE0600000
142#define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */
143
Dirk Eibachf74a0272014-11-13 19:21:18 +0100144
145#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
146#define CONFIG_SYS_FPGA_DONE(k) 0x0010
147
148#define CONFIG_SYS_FPGA_COUNT 1
149
150#define CONFIG_SYS_MCLINK_MAX 3
151
152#define CONFIG_SYS_FPGA_PTR \
153 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
154
155/*
156 * Serial Port
157 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100158#define CONFIG_SYS_NS16550_SERIAL
159#define CONFIG_SYS_NS16550_REG_SIZE 1
160#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
161
162#define CONFIG_SYS_BAUDRATE_TABLE \
163 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
164
165#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
166#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
167
Dirk Eibachf74a0272014-11-13 19:21:18 +0100168/* Pass open firmware flat tree */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100169
170/* I2C */
171#define CONFIG_SYS_I2C
172#define CONFIG_SYS_I2C_FSL
173#define CONFIG_SYS_FSL_I2C_SPEED 400000
174#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
175#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
176
177#define CONFIG_PCA953X /* NXP PCA9554 */
178#define CONFIG_PCA9698 /* NXP PCA9698 */
179
180#define CONFIG_SYS_I2C_IHS
181#define CONFIG_SYS_I2C_IHS_CH0
182#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
183#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
184#define CONFIG_SYS_I2C_IHS_CH1
185#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
186#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
187#define CONFIG_SYS_I2C_IHS_CH2
188#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
189#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
190#define CONFIG_SYS_I2C_IHS_CH3
191#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
192#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
193
Dirk Eibach981bacd2015-10-28 11:46:35 +0100194#ifdef CONFIG_HRCON_DH
195#define CONFIG_SYS_I2C_IHS_DUAL
196#define CONFIG_SYS_I2C_IHS_CH0_1
197#define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
198#define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
199#define CONFIG_SYS_I2C_IHS_CH1_1
200#define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
201#define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
202#define CONFIG_SYS_I2C_IHS_CH2_1
203#define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
204#define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
205#define CONFIG_SYS_I2C_IHS_CH3_1
206#define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
207#define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
208#endif
209
Dirk Eibachf74a0272014-11-13 19:21:18 +0100210/*
211 * Software (bit-bang) I2C driver configuration
212 */
213#define CONFIG_SYS_I2C_SOFT
214#define CONFIG_SYS_I2C_SOFT_SPEED 50000
215#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
216#define I2C_SOFT_DECLARATIONS2
217#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
218#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
219#define I2C_SOFT_DECLARATIONS3
220#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
221#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
222#define I2C_SOFT_DECLARATIONS4
223#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
224#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
Dirk Eibach981bacd2015-10-28 11:46:35 +0100225#define I2C_SOFT_DECLARATIONS5
226#define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
227#define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
228#define I2C_SOFT_DECLARATIONS6
229#define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
230#define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
231#define I2C_SOFT_DECLARATIONS7
232#define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
233#define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
234#define I2C_SOFT_DECLARATIONS8
235#define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
236#define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
Dirk Eibach94594332015-10-28 11:46:36 +0100237
238#ifdef CONFIG_HRCON_DH
239#define I2C_SOFT_DECLARATIONS9
240#define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
241#define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
242#define I2C_SOFT_DECLARATIONS10
243#define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
244#define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
245#define I2C_SOFT_DECLARATIONS11
246#define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
247#define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
248#define I2C_SOFT_DECLARATIONS12
249#define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
250#define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
Dirk Eibach981bacd2015-10-28 11:46:35 +0100251#endif
252
253#ifdef CONFIG_HRCON_DH
Dirk Eibach94594332015-10-28 11:46:36 +0100254#define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
Dirk Eibach981bacd2015-10-28 11:46:35 +0100255#define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
Dirk Eibach94594332015-10-28 11:46:36 +0100256#define CONFIG_HRCON_FANS { {10, 0x4c}, {11, 0x4c}, \
257 {12, 0x4c} }
Dirk Eibach981bacd2015-10-28 11:46:35 +0100258#else
Dirk Eibach94594332015-10-28 11:46:36 +0100259#define CONFIG_SYS_ICS8N3QV01_I2C {9, 10, 11, 12}
Dirk Eibachf74a0272014-11-13 19:21:18 +0100260#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
Dirk Eibach94594332015-10-28 11:46:36 +0100261#define CONFIG_HRCON_FANS { {6, 0x4c}, {7, 0x4c}, \
262 {8, 0x4c} }
Dirk Eibach981bacd2015-10-28 11:46:35 +0100263#endif
Dirk Eibachf74a0272014-11-13 19:21:18 +0100264
265#ifndef __ASSEMBLY__
266void fpga_gpio_set(unsigned int bus, int pin);
267void fpga_gpio_clear(unsigned int bus, int pin);
268int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach981bacd2015-10-28 11:46:35 +0100269void fpga_control_set(unsigned int bus, int pin);
270void fpga_control_clear(unsigned int bus, int pin);
Dirk Eibachf74a0272014-11-13 19:21:18 +0100271#endif
272
Dirk Eibach94594332015-10-28 11:46:36 +0100273#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
274#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
275#define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
276
Dirk Eibach981bacd2015-10-28 11:46:35 +0100277#ifdef CONFIG_HRCON_DH
278#define I2C_ACTIVE \
279 do { \
Dirk Eibach94594332015-10-28 11:46:36 +0100280 if (I2C_ADAP_HWNR > 7) \
281 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
Dirk Eibach981bacd2015-10-28 11:46:35 +0100282 else \
Dirk Eibach94594332015-10-28 11:46:36 +0100283 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
Dirk Eibach981bacd2015-10-28 11:46:35 +0100284 } while (0)
285#else
Dirk Eibachf74a0272014-11-13 19:21:18 +0100286#define I2C_ACTIVE { }
Dirk Eibach981bacd2015-10-28 11:46:35 +0100287#endif
Dirk Eibachf74a0272014-11-13 19:21:18 +0100288#define I2C_TRISTATE { }
289#define I2C_READ \
Dirk Eibach94594332015-10-28 11:46:36 +0100290 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
Dirk Eibachf74a0272014-11-13 19:21:18 +0100291#define I2C_SDA(bit) \
292 do { \
293 if (bit) \
Dirk Eibach94594332015-10-28 11:46:36 +0100294 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
Dirk Eibachf74a0272014-11-13 19:21:18 +0100295 else \
Dirk Eibach94594332015-10-28 11:46:36 +0100296 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
Dirk Eibachf74a0272014-11-13 19:21:18 +0100297 } while (0)
298#define I2C_SCL(bit) \
299 do { \
300 if (bit) \
Dirk Eibach94594332015-10-28 11:46:36 +0100301 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
Dirk Eibachf74a0272014-11-13 19:21:18 +0100302 else \
Dirk Eibach94594332015-10-28 11:46:36 +0100303 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
Dirk Eibachf74a0272014-11-13 19:21:18 +0100304 } while (0)
305#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
306
307/*
308 * Software (bit-bang) MII driver configuration
309 */
310#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
311#define CONFIG_BITBANGMII_MULTI
312
313/*
314 * OSD Setup
315 */
316#define CONFIG_SYS_OSD_SCREENS 1
317#define CONFIG_SYS_DP501_DIFFERENTIAL
318#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
319
Dirk Eibach981bacd2015-10-28 11:46:35 +0100320#ifdef CONFIG_HRCON_DH
321#define CONFIG_SYS_OSD_DH
322#endif
323
Dirk Eibachf74a0272014-11-13 19:21:18 +0100324/*
325 * General PCI
326 * Addresses are mapped 1-1.
327 */
328#define CONFIG_SYS_PCIE1_BASE 0xA0000000
329#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
330#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
331#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
332#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
333#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
334#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
335#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
336#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
337
338/* enable PCIE clock */
339#define CONFIG_SYS_SCCR_PCIEXP1CM 1
340
Dirk Eibachf74a0272014-11-13 19:21:18 +0100341#define CONFIG_PCI_INDIRECT_BRIDGE
342#define CONFIG_PCIE
343
Dirk Eibachf74a0272014-11-13 19:21:18 +0100344#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
345#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
346
347/*
348 * TSEC
349 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100350#define CONFIG_SYS_TSEC1_OFFSET 0x24000
351#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
352
353/*
354 * TSEC ethernet configuration
355 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100356#define CONFIG_TSEC1
357#define CONFIG_TSEC1_NAME "eTSEC0"
358#define TSEC1_PHY_ADDR 1
359#define TSEC1_PHYIDX 0
360#define TSEC1_FLAGS TSEC_GIGABIT
361
362/* Options are: eTSEC[0-1] */
363#define CONFIG_ETHPRIME "eTSEC0"
364
365/*
366 * Environment
367 */
368#if 1
Dirk Eibachf74a0272014-11-13 19:21:18 +0100369#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
370 CONFIG_SYS_MONITOR_LEN)
371#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
372#define CONFIG_ENV_SIZE 0x2000
373#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
374#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
375#else
Dirk Eibachf74a0272014-11-13 19:21:18 +0100376#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
377#endif
378
379#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
380#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
381
382/*
383 * Command line configuration.
384 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100385
Dirk Eibachf74a0272014-11-13 19:21:18 +0100386/*
387 * Miscellaneous configurable options
388 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100389#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100390#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
391
Dirk Eibachf74a0272014-11-13 19:21:18 +0100392#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
393
Dirk Eibachf74a0272014-11-13 19:21:18 +0100394#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
395
396/*
397 * For booting Linux, the board info and command line data
398 * have to be in the first 256 MB of memory, since this is
399 * the maximum mapped by the Linux kernel during initialization.
400 */
401#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
402
403/*
Dirk Eibachf74a0272014-11-13 19:21:18 +0100404 * Environment Configuration
405 */
406
407#define CONFIG_ENV_OVERWRITE
408
409#if defined(CONFIG_TSEC_ENET)
410#define CONFIG_HAS_ETH0
411#endif
412
Dirk Eibachf74a0272014-11-13 19:21:18 +0100413#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
414
Dirk Eibachf74a0272014-11-13 19:21:18 +0100415
Mario Six790d8442018-03-28 14:38:20 +0200416#define CONFIG_HOSTNAME "hrcon"
Dirk Eibachf74a0272014-11-13 19:21:18 +0100417#define CONFIG_ROOTPATH "/opt/nfsroot"
418#define CONFIG_BOOTFILE "uImage"
419
420#define CONFIG_PREBOOT /* enable preboot variable */
421
422#define CONFIG_EXTRA_ENV_SETTINGS \
423 "netdev=eth0\0" \
424 "consoledev=ttyS1\0" \
425 "u-boot=u-boot.bin\0" \
426 "kernel_addr=1000000\0" \
427 "fdt_addr=C00000\0" \
428 "fdtfile=hrcon.dtb\0" \
429 "load=tftp ${loadaddr} ${u-boot}\0" \
430 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
431 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
432 " +${filesize};cp.b ${fileaddr} " \
433 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
434 "upd=run load update\0" \
435
436#define CONFIG_NFSBOOTCOMMAND \
437 "setenv bootargs root=/dev/nfs rw " \
438 "nfsroot=$serverip:$rootpath " \
439 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
440 "console=$consoledev,$baudrate $othbootargs;" \
441 "tftp ${kernel_addr} $bootfile;" \
442 "tftp ${fdt_addr} $fdtfile;" \
443 "bootm ${kernel_addr} - ${fdt_addr}"
444
445#define CONFIG_MMCBOOTCOMMAND \
446 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
447 "console=$consoledev,$baudrate $othbootargs;" \
448 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
449 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
450 "bootm ${kernel_addr} - ${fdt_addr}"
451
452#define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
453
Dirk Eibachf74a0272014-11-13 19:21:18 +0100454#endif /* __CONFIG_H */