blob: e625f8709cb1c14d27d5160d08641bef0b6aa5d2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilya Yanok89847ef2010-07-07 20:16:13 +04002/*
3 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5 *
Ilya Yanok89847ef2010-07-07 20:16:13 +04006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Ilya Yanok89847ef2010-07-07 20:16:13 +040015
Ira W. Snyder0377b562012-09-12 14:17:35 -070016#ifdef CONFIG_MMC
Ira W. Snyder0377b562012-09-12 14:17:35 -070017#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Ira W. Snyder0377b562012-09-12 14:17:35 -070018#define CONFIG_SYS_FSL_ESDHC_USE_PIO
Ira W. Snyder0377b562012-09-12 14:17:35 -070019#endif
20
Ilya Yanok89847ef2010-07-07 20:16:13 +040021/*
22 * On-board devices
23 *
24 * TSEC1 is SoC TSEC
25 * TSEC2 is VSC switch
26 */
27#define CONFIG_TSEC1
28#define CONFIG_VSC7385_ENET
29
30/*
Ilya Yanok89847ef2010-07-07 20:16:13 +040031 * SERDES
32 */
33#define CONFIG_FSL_SERDES
34#define CONFIG_FSL_SERDES1 0xe3000
35
Ilya Yanok89847ef2010-07-07 20:16:13 +040036/*
37 * DDR Setup
38 */
39#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
40#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
41#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
42#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
43#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
44 | DDRCDR_PZ_LOZ \
45 | DDRCDR_NZ_LOZ \
46 | DDRCDR_ODT \
47 | DDRCDR_Q_DRN)
48 /* 0x7b880001 */
49/*
50 * Manually set up DDR parameters
51 * consist of two chips HY5PS12621BFP-C4 from HYNIX
52 */
53
54#define CONFIG_SYS_DDR_SIZE 128 /* MB */
55
56#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
57#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -050058 | CSCONFIG_ODT_RD_NEVER \
59 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Ilya Yanok89847ef2010-07-07 20:16:13 +040060 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
61 /* 0x80010102 */
62#define CONFIG_SYS_DDR_TIMING_3 0x00000000
63#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
64 | (0 << TIMING_CFG0_WRT_SHIFT) \
65 | (0 << TIMING_CFG0_RRT_SHIFT) \
66 | (0 << TIMING_CFG0_WWT_SHIFT) \
67 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
68 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
69 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
70 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
71 /* 0x00220802 */
72#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
73 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
74 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
75 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
76 | (6 << TIMING_CFG1_REFREC_SHIFT) \
77 | (2 << TIMING_CFG1_WRREC_SHIFT) \
78 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
79 | (2 << TIMING_CFG1_WRTORD_SHIFT))
80 /* 0x27256222 */
81#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
82 | (4 << TIMING_CFG2_CPO_SHIFT) \
83 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
84 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
85 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
86 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
87 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
88 /* 0x121048c5 */
89#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
90 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
91 /* 0x03600100 */
92#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
93 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -050094 | SDRAM_CFG_DBW_32)
Ilya Yanok89847ef2010-07-07 20:16:13 +040095 /* 0x43080000 */
96
97#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
98#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
99 | (0x0232 << SDRAM_MODE_SD_SHIFT))
100 /* ODT 150ohm CL=3, AL=1 on SDRAM */
101#define CONFIG_SYS_DDR_MODE2 0x00000000
102
103/*
104 * Memory test
105 */
106#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
107#define CONFIG_SYS_MEMTEST_END 0x07f00000
108
109/*
110 * The reserved memory
111 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200112#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400113
Kevin Hao349a0152016-07-08 11:25:14 +0800114#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400115#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
116
117/*
118 * Initial RAM Base Address Setup
119 */
120#define CONFIG_SYS_INIT_RAM_LOCK 1
121#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Joe Hershberger1e6b0722011-10-11 23:57:09 -0500122#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400123#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200124 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Ilya Yanok89847ef2010-07-07 20:16:13 +0400125
126/*
127 * Local Bus Configuration & Clock Setup
128 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400129#define CONFIG_SYS_LBC_LBCR 0x00040000
130
131/*
132 * FLASH on the Local Bus
133 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400134#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
135
136#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
137#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400138
Ilya Yanok89847ef2010-07-07 20:16:13 +0400139
140#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
141/* 127 64KB sectors and 8 8KB top sectors per device */
142#define CONFIG_SYS_MAX_FLASH_SECT 135
143
144#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
145#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
146
147/*
148 * NAND Flash on the Local Bus
149 */
Joe Hershberger1e6b0722011-10-11 23:57:09 -0500150#define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500151#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400152 /* 0xFFFF8396 */
153
Ilya Yanok89847ef2010-07-07 20:16:13 +0400154#ifdef CONFIG_VSC7385_ENET
155#define CONFIG_TSEC2
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500156 /* VSC7385 Base address on CS2 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400157#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500158#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500159 /* 0xFFFE09FF */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400160/* The flash address and size of the VSC7385 firmware image */
161#define CONFIG_VSC7385_IMAGE 0xFE7FE000
162#define CONFIG_VSC7385_IMAGE_SIZE 8192
163#endif
164/*
165 * Serial Port
166 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400167#define CONFIG_SYS_NS16550_SERIAL
168#define CONFIG_SYS_NS16550_REG_SIZE 1
169#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
170
171#define CONFIG_SYS_BAUDRATE_TABLE \
172 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
173
174#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
175#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
176
Ilya Yanok89847ef2010-07-07 20:16:13 +0400177/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200178#define CONFIG_SYS_I2C
179#define CONFIG_SYS_I2C_FSL
180#define CONFIG_SYS_FSL_I2C_SPEED 400000
181#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
182#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
183#define CONFIG_SYS_FSL_I2C2_SPEED 400000
184#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
185#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
186#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Ilya Yanok89847ef2010-07-07 20:16:13 +0400187
Ira W. Snyder429a1f92012-09-12 14:17:32 -0700188/*
189 * SPI on header J8
190 *
191 * WARNING: enabling this will break TSEC2 (connected to the Vitesse switch)
192 * due to a pinmux conflict between GPIO9 (SPI chip select )and the TSEC2 pins.
193 */
194#ifdef CONFIG_MPC8XXX_SPI
Ira W. Snyder429a1f92012-09-12 14:17:32 -0700195#define CONFIG_USE_SPIFLASH
Ira W. Snyder429a1f92012-09-12 14:17:32 -0700196#endif
Ilya Yanok89847ef2010-07-07 20:16:13 +0400197
198/*
199 * Board info - revision and where boot from
200 */
201#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
202
203/*
204 * Config on-board RTC
205 */
206#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
207#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
208
209/*
210 * General PCI
211 * Addresses are mapped 1-1.
212 */
213#define CONFIG_SYS_PCIE1_BASE 0xA0000000
214#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
215#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
216#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
217#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
218#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
219#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
220#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
221#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
222
Ilya Yanokdbdc1052010-09-17 23:41:49 +0200223/* enable PCIE clock */
224#define CONFIG_SYS_SCCR_PCIEXP1CM 1
Ilya Yanok89847ef2010-07-07 20:16:13 +0400225
Gabor Juhosb4458732013-05-30 07:06:12 +0000226#define CONFIG_PCI_INDIRECT_BRIDGE
Ilya Yanok89847ef2010-07-07 20:16:13 +0400227#define CONFIG_PCIE
228
Ilya Yanok89847ef2010-07-07 20:16:13 +0400229#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
230#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
231
232/*
233 * TSEC
234 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400235#define CONFIG_SYS_TSEC1_OFFSET 0x24000
236#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
237#define CONFIG_SYS_TSEC2_OFFSET 0x25000
238#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
239
240/*
241 * TSEC ethernet configuration
242 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400243#define CONFIG_TSEC1_NAME "eTSEC0"
244#define CONFIG_TSEC2_NAME "eTSEC1"
245#define TSEC1_PHY_ADDR 2
246#define TSEC2_PHY_ADDR 1
247#define TSEC1_PHYIDX 0
248#define TSEC2_PHYIDX 0
249#define TSEC1_FLAGS TSEC_GIGABIT
250#define TSEC2_FLAGS TSEC_GIGABIT
251
252/* Options are: eTSEC[0-1] */
253#define CONFIG_ETHPRIME "eTSEC0"
254
255/*
256 * Environment
257 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400258#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
259 CONFIG_SYS_MONITOR_LEN)
260#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
261#define CONFIG_ENV_SIZE 0x2000
262#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
263#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
264
265#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
266#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
267
268/*
269 * BOOTP options
270 */
271#define CONFIG_BOOTP_BOOTFILESIZE
Ilya Yanok89847ef2010-07-07 20:16:13 +0400272
273/*
274 * Command line configuration.
275 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400276
Ilya Yanok89847ef2010-07-07 20:16:13 +0400277/*
278 * Miscellaneous configurable options
279 */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400280#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400281
282#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
283
Ilya Yanok89847ef2010-07-07 20:16:13 +0400284/* Boot Argument Buffer Size */
285#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Ilya Yanok89847ef2010-07-07 20:16:13 +0400286
287/*
288 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700289 * have to be in the first 256 MB of memory, since this is
Ilya Yanok89847ef2010-07-07 20:16:13 +0400290 * the maximum mapped by the Linux kernel during initialization.
291 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700292#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800293#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ilya Yanok89847ef2010-07-07 20:16:13 +0400294
295/*
Ilya Yanok89847ef2010-07-07 20:16:13 +0400296 * Environment Configuration
297 */
298
299#define CONFIG_ENV_OVERWRITE
300
301#if defined(CONFIG_TSEC_ENET)
302#define CONFIG_HAS_ETH0
303#define CONFIG_HAS_ETH1
304#endif
305
Ilya Yanok89847ef2010-07-07 20:16:13 +0400306#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
307
Ilya Yanok89847ef2010-07-07 20:16:13 +0400308
Ilya Yanok89847ef2010-07-07 20:16:13 +0400309#define CONFIG_EXTRA_ENV_SETTINGS \
310 "netdev=eth0\0" \
311 "consoledev=ttyS0\0" \
312 "nfsargs=setenv bootargs root=/dev/nfs rw " \
313 "nfsroot=${serverip}:${rootpath}\0" \
314 "ramargs=setenv bootargs root=/dev/ram rw\0" \
315 "addip=setenv bootargs ${bootargs} " \
316 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
317 ":${hostname}:${netdev}:off panic=1\0" \
318 "addtty=setenv bootargs ${bootargs}" \
319 " console=${consoledev},${baudrate}\0" \
320 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
321 "addmisc=setenv bootargs ${bootargs}\0" \
322 "kernel_addr=FE080000\0" \
323 "fdt_addr=FE280000\0" \
324 "ramdisk_addr=FE290000\0" \
325 "u-boot=mpc8308rdb/u-boot.bin\0" \
326 "kernel_addr_r=1000000\0" \
327 "fdt_addr_r=C00000\0" \
328 "hostname=mpc8308rdb\0" \
329 "bootfile=mpc8308rdb/uImage\0" \
330 "fdtfile=mpc8308rdb/mpc8308rdb.dtb\0" \
331 "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
332 "flash_self=run ramargs addip addtty addmtd addmisc;" \
333 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
334 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
335 "bootm ${kernel_addr} - ${fdt_addr}\0" \
336 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
337 "tftp ${fdt_addr_r} ${fdtfile};" \
338 "run nfsargs addip addtty addmtd addmisc;" \
339 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
340 "bootcmd=run flash_self\0" \
341 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200342 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
343 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Ilya Yanok89847ef2010-07-07 20:16:13 +0400344 " +${filesize};cp.b ${fileaddr} " \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200345 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Ilya Yanok89847ef2010-07-07 20:16:13 +0400346 "upd=run load update\0" \
347
348#endif /* __CONFIG_H */