blob: 310dca06e57e874da64d79533a286a3512cd1141 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2007-2011
4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5 * Tom Cubie <tangliang@allwinnertech.com>
Ian Campbell6efe3692014-05-05 11:52:26 +01006 */
7
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Ian Campbell6efe3692014-05-05 11:52:26 +01009#include <asm/io.h>
10#include <asm/arch/cpu.h>
Hans de Goede07be6d62014-11-15 22:55:53 +010011#include <asm/arch/clock.h>
Hans de Goeded9ee84b2015-10-03 15:18:33 +020012#include <axp_pmic.h>
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010013#include <errno.h>
Hans de Goede07be6d62014-11-15 22:55:53 +010014
15#ifdef CONFIG_MACH_SUN6I
16int sunxi_get_ss_bonding_id(void)
17{
18 struct sunxi_ccm_reg * const ccm =
19 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
20 static int bonding_id = -1;
21
22 if (bonding_id != -1)
23 return bonding_id;
24
25 /* Enable Security System */
26 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_SS);
27 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_SS);
28
29 bonding_id = readl(SUNXI_SS_BASE);
30 bonding_id = (bonding_id >> 16) & 0x7;
31
32 /* Disable Security System again */
33 clrbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_SS);
34 clrbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_SS);
35
36 return bonding_id;
37}
38#endif
Ian Campbell6efe3692014-05-05 11:52:26 +010039
Hans de Goedeb83d9332016-03-24 22:38:23 +010040#ifdef CONFIG_MACH_SUN8I
41uint sunxi_get_sram_id(void)
42{
43 uint id;
44
45 /* Unlock sram info reg, read it, relock */
46 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
47 id = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
48 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
49
50 return id;
51}
52#endif
53
Ian Campbell6efe3692014-05-05 11:52:26 +010054#ifdef CONFIG_DISPLAY_CPUINFO
55int print_cpuinfo(void)
56{
Ian Campbell8f32aaa2014-10-24 21:20:47 +010057#ifdef CONFIG_MACH_SUN4I
Hans de Goede3ab9c232014-06-09 11:36:57 +020058 puts("CPU: Allwinner A10 (SUN4I)\n");
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -050059#elif defined CONFIG_MACH_SUNIV
60 puts("CPU: Allwinner F Series (SUNIV)\n");
Ian Campbell8f32aaa2014-10-24 21:20:47 +010061#elif defined CONFIG_MACH_SUN5I
Hans de Goede8c1c7822014-06-09 11:36:58 +020062 u32 val = readl(SUNXI_SID_BASE + 0x08);
63 switch ((val >> 12) & 0xf) {
64 case 0: puts("CPU: Allwinner A12 (SUN5I)\n"); break;
65 case 3: puts("CPU: Allwinner A13 (SUN5I)\n"); break;
66 case 7: puts("CPU: Allwinner A10s (SUN5I)\n"); break;
67 default: puts("CPU: Allwinner A1X (SUN5I)\n");
68 }
Ian Campbell8f32aaa2014-10-24 21:20:47 +010069#elif defined CONFIG_MACH_SUN6I
Hans de Goede07be6d62014-11-15 22:55:53 +010070 switch (sunxi_get_ss_bonding_id()) {
71 case SUNXI_SS_BOND_ID_A31:
72 puts("CPU: Allwinner A31 (SUN6I)\n");
73 break;
74 case SUNXI_SS_BOND_ID_A31S:
75 puts("CPU: Allwinner A31s (SUN6I)\n");
76 break;
77 default:
78 printf("CPU: Allwinner A31? (SUN6I, id: %d)\n",
79 sunxi_get_ss_bonding_id());
80 }
Ian Campbell8f32aaa2014-10-24 21:20:47 +010081#elif defined CONFIG_MACH_SUN7I
Ian Campbell6efe3692014-05-05 11:52:26 +010082 puts("CPU: Allwinner A20 (SUN7I)\n");
Hans de Goedef055ed62015-04-06 20:55:39 +020083#elif defined CONFIG_MACH_SUN8I_A23
Hans de Goedeb83d9332016-03-24 22:38:23 +010084 printf("CPU: Allwinner A23 (SUN8I %04x)\n", sunxi_get_sram_id());
Vishnu Patekar3702f142015-03-01 23:47:48 +053085#elif defined CONFIG_MACH_SUN8I_A33
Hans de Goedeb83d9332016-03-24 22:38:23 +010086 printf("CPU: Allwinner A33 (SUN8I %04x)\n", sunxi_get_sram_id());
87#elif defined CONFIG_MACH_SUN8I_A83T
88 printf("CPU: Allwinner A83T (SUN8I %04x)\n", sunxi_get_sram_id());
Jens Kuskef9770722015-11-17 15:12:58 +010089#elif defined CONFIG_MACH_SUN8I_H3
Hans de Goedeb83d9332016-03-24 22:38:23 +010090 printf("CPU: Allwinner H3 (SUN8I %04x)\n", sunxi_get_sram_id());
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080091#elif defined CONFIG_MACH_SUN8I_R40
92 printf("CPU: Allwinner R40 (SUN8I %04x)\n", sunxi_get_sram_id());
Icenowy Zheng52e61882017-04-08 15:30:12 +080093#elif defined CONFIG_MACH_SUN8I_V3S
94 printf("CPU: Allwinner V3s (SUN8I %04x)\n", sunxi_get_sram_id());
Andre Przywara1987b0c2022-09-06 15:59:57 +010095#elif defined CONFIG_MACH_SUN8I_R528
96 puts("CPU: Allwinner R528 (SUN8I)\n");
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010097#elif defined CONFIG_MACH_SUN9I
98 puts("CPU: Allwinner A80 (SUN9I)\n");
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020099#elif defined CONFIG_MACH_SUN50I
100 puts("CPU: Allwinner A64 (SUN50I)\n");
Andre Przywara5611a2d2017-02-16 01:20:28 +0000101#elif defined CONFIG_MACH_SUN50I_H5
102 puts("CPU: Allwinner H5 (SUN50I)\n");
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800103#elif defined CONFIG_MACH_SUN50I_H6
104 puts("CPU: Allwinner H6 (SUN50I)\n");
Jernej Skrabece638e052021-01-11 21:11:46 +0100105#elif defined CONFIG_MACH_SUN50I_H616
106 puts("CPU: Allwinner H616 (SUN50I)\n");
Hans de Goede3ab9c232014-06-09 11:36:57 +0200107#else
108#warning Please update cpu_info.c with correct CPU information
109 puts("CPU: SUNXI Family\n");
110#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100111 return 0;
112}
113#endif
Hans de Goede11d70982014-11-26 00:04:24 +0100114
Icenowy Zheng1c40fed2016-12-20 02:03:36 +0800115#ifdef CONFIG_MACH_SUN8I_H3
116
117#define SIDC_PRCTL 0x40
118#define SIDC_RDKEY 0x60
119
120#define SIDC_OP_LOCK 0xAC
121
122uint32_t sun8i_efuse_read(uint32_t offset)
123{
124 uint32_t reg_val;
125
126 reg_val = readl(SUNXI_SIDC_BASE + SIDC_PRCTL);
127 reg_val &= ~(((0x1ff) << 16) | 0x3);
128 reg_val |= (offset << 16);
129 writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
130
131 reg_val &= ~(((0xff) << 8) | 0x3);
132 reg_val |= (SIDC_OP_LOCK << 8) | 0x2;
133 writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
134
135 while (readl(SUNXI_SIDC_BASE + SIDC_PRCTL) & 0x2);
136
137 reg_val &= ~(((0x1ff) << 16) | ((0xff) << 8) | 0x3);
138 writel(reg_val, SUNXI_SIDC_BASE + SIDC_PRCTL);
139
140 reg_val = readl(SUNXI_SIDC_BASE + SIDC_RDKEY);
141 return reg_val;
142}
143#endif
144
Hans de Goede11d70982014-11-26 00:04:24 +0100145int sunxi_get_sid(unsigned int *sid)
146{
Hans de Goede11d70982014-11-26 00:04:24 +0100147#ifdef CONFIG_AXP221_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200148 return axp_get_sid(sid);
Icenowy Zheng1c40fed2016-12-20 02:03:36 +0800149#elif defined CONFIG_MACH_SUN8I_H3
150 /*
151 * H3 SID controller has a bug, which makes the initial value of
152 * SUNXI_SID_BASE at boot wrong.
153 * Read the value directly from SID controller, in order to get
154 * the correct value, and also refresh the wrong value at
155 * SUNXI_SID_BASE.
156 */
157 int i;
158
159 for (i = 0; i< 4; i++)
160 sid[i] = sun8i_efuse_read(i * 4);
161
162 return 0;
Hans de Goede0d709142015-05-19 23:34:00 +0200163#elif defined SUNXI_SID_BASE
Hans de Goede11d70982014-11-26 00:04:24 +0100164 int i;
165
166 for (i = 0; i< 4; i++)
Alexander Grafee1d8252016-03-29 17:29:09 +0200167 sid[i] = readl((ulong)SUNXI_SID_BASE + 4 * i);
Hans de Goede11d70982014-11-26 00:04:24 +0100168
169 return 0;
Hans de Goede0d709142015-05-19 23:34:00 +0200170#else
171 return -ENODEV;
Hans de Goede11d70982014-11-26 00:04:24 +0100172#endif
173}