blob: 0daf84811aad05778215bda0d8530114783b3da6 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM720 CPU-core
3 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02004 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
wdenkfe8c2802002-11-03 00:38:21 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkfa366cc2004-07-11 22:27:55 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkfe8c2802002-11-03 00:38:21 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
Wolfgang Denk0191e472010-10-26 14:34:52 +020026#include <asm-offsets.h>
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
wdenkf2140d52004-07-01 16:30:44 +000029#include <asm/hardware.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
wdenkfa366cc2004-07-11 22:27:55 +000041_start: b reset
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
46 ldr pc, _not_used
47 ldr pc, _irq
48 ldr pc, _fiq
49
Allen Martinb9690f12012-08-31 08:30:07 +000050#ifdef CONFIG_SPL_BUILD
51_undefined_instruction: .word _undefined_instruction
52_software_interrupt: .word _software_interrupt
53_prefetch_abort: .word _prefetch_abort
54_data_abort: .word _data_abort
55_not_used: .word _not_used
56_irq: .word _irq
57_fiq: .word _fiq
Allen Martine60ab6e2012-08-31 08:30:09 +000058_pad: .word 0x12345678 /* now 16*4=64 */
Allen Martinb9690f12012-08-31 08:30:07 +000059#else
wdenkfa366cc2004-07-11 22:27:55 +000060_undefined_instruction: .word undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +000061_software_interrupt: .word software_interrupt
62_prefetch_abort: .word prefetch_abort
63_data_abort: .word data_abort
64_not_used: .word not_used
65_irq: .word irq
66_fiq: .word fiq
Allen Martine60ab6e2012-08-31 08:30:09 +000067_pad: .word 0x12345678 /* now 16*4=64 */
Allen Martinb9690f12012-08-31 08:30:07 +000068#endif /* CONFIG_SPL_BUILD */
wdenkfe8c2802002-11-03 00:38:21 +000069
70 .balignl 16,0xdeadbeef
71
72
73/*
74 *************************************************************************
75 *
76 * Startup Code (reset vector)
77 *
wdenk927034e2004-02-08 19:38:38 +000078 * do important init only if we don't start from RAM!
wdenkfe8c2802002-11-03 00:38:21 +000079 * relocate armboot to ram
80 * setup stack
81 * jump to second stage
82 *
83 *************************************************************************
84 */
85
Heiko Schochercad80e12010-09-17 13:10:52 +020086.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000087_TEXT_BASE:
Allen Martine60ab6e2012-08-31 08:30:09 +000088#ifdef CONFIG_SPL_BUILD
89 .word CONFIG_SPL_TEXT_BASE
90#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +020091 .word CONFIG_SYS_TEXT_BASE
Allen Martine60ab6e2012-08-31 08:30:09 +000092#endif
wdenkfe8c2802002-11-03 00:38:21 +000093
wdenkfe8c2802002-11-03 00:38:21 +000094/*
wdenk927034e2004-02-08 19:38:38 +000095 * These are defined in the board-specific linker script.
Albert Aribaud126897e2010-11-25 22:45:02 +010096 * Subtracting _start from them lets the linker put their
97 * relative position in the executable instead of leaving
98 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000099 */
Albert Aribaud126897e2010-11-25 22:45:02 +0100100.globl _bss_start_ofs
101_bss_start_ofs:
102 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +0000103
Albert Aribaud126897e2010-11-25 22:45:02 +0100104.globl _bss_end_ofs
105_bss_end_ofs:
Po-Yu Chuangcedbf4b2011-03-01 22:59:59 +0000106 .word __bss_end__ - _start
wdenkfe8c2802002-11-03 00:38:21 +0000107
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000108.globl _end_ofs
109_end_ofs:
110 .word _end - _start
111
wdenkfe8c2802002-11-03 00:38:21 +0000112#ifdef CONFIG_USE_IRQ
113/* IRQ stack memory (calculated at run-time) */
114.globl IRQ_STACK_START
115IRQ_STACK_START:
116 .word 0x0badc0de
117
118/* IRQ stack memory (calculated at run-time) */
119.globl FIQ_STACK_START
120FIQ_STACK_START:
121 .word 0x0badc0de
122#endif
Heiko Schochercad80e12010-09-17 13:10:52 +0200123
Heiko Schochercad80e12010-09-17 13:10:52 +0200124/* IRQ stack memory (calculated at run-time) + 8 bytes */
125.globl IRQ_STACK_START_IN
126IRQ_STACK_START_IN:
127 .word 0x0badc0de
128
Heiko Schochercad80e12010-09-17 13:10:52 +0200129/*
130 * the actual reset code
131 */
132
133reset:
134 /*
135 * set the cpu to SVC32 mode
136 */
137 mrs r0,cpsr
138 bic r0,r0,#0x1f
139 orr r0,r0,#0xd3
140 msr cpsr,r0
141
142 /*
143 * we do sys-critical inits only at reboot,
144 * not when booting from ram!
145 */
146#ifndef CONFIG_SKIP_LOWLEVEL_INIT
147 bl cpu_init_crit
148#endif
149
Heiko Schochercad80e12010-09-17 13:10:52 +0200150/* Set stackpointer in internal RAM to call board_init_f */
151call_board_init_f:
152 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher17f288a2010-11-12 07:53:55 +0100153 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schochercad80e12010-09-17 13:10:52 +0200154 ldr r0,=0x00000000
155 bl board_init_f
156
157/*------------------------------------------------------------------------------*/
158
159/*
160 * void relocate_code (addr_sp, gd, addr_moni)
161 *
162 * This "function" does not return, instead it continues in RAM
163 * after relocating the monitor code.
164 *
165 */
166 .globl relocate_code
167relocate_code:
168 mov r4, r0 /* save addr_sp */
169 mov r5, r1 /* save addr of gd */
170 mov r6, r2 /* save addr of destination */
Heiko Schochercad80e12010-09-17 13:10:52 +0200171
172 /* Set up the stack */
173stack_setup:
174 mov sp, r4
175
176 adr r0, _start
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100177 cmp r0, r6
Allen Martinb9690f12012-08-31 08:30:07 +0000178 moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100179 beq clear_bss /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100180 mov r1, r6 /* r1 <- scratch for copy_loop */
Albert Aribaud126897e2010-11-25 22:45:02 +0100181 ldr r3, _bss_start_ofs
182 add r2, r0, r3 /* r2 <- source end address */
Heiko Schochercad80e12010-09-17 13:10:52 +0200183
Heiko Schochercad80e12010-09-17 13:10:52 +0200184copy_loop:
185 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100186 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200187 cmp r0, r2 /* until source end address [r2] */
188 blo copy_loop
Heiko Schochercad80e12010-09-17 13:10:52 +0200189
Aneesh V552a3192011-07-13 05:11:07 +0000190#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100191 /*
192 * fix .rel.dyn relocations
193 */
194 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100195 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud126897e2010-11-25 22:45:02 +0100196 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
197 add r10, r10, r0 /* r10 <- sym table in FLASH */
198 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
199 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
200 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
201 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schochercad80e12010-09-17 13:10:52 +0200202fixloop:
Albert Aribaud126897e2010-11-25 22:45:02 +0100203 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
204 add r0, r0, r9 /* r0 <- location to fix up in RAM */
205 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100206 and r7, r1, #0xff
207 cmp r7, #23 /* relative fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100208 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100209 cmp r7, #2 /* absolute fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100210 beq fixabs
211 /* ignore unknown type of fixup */
212 b fixnext
213fixabs:
214 /* absolute fix: set location to (offset) symbol value */
215 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
216 add r1, r10, r1 /* r1 <- address of symbol in table */
217 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100218 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud126897e2010-11-25 22:45:02 +0100219 b fixnext
220fixrel:
221 /* relative fix: increase location by offset */
222 ldr r1, [r0]
223 add r1, r1, r9
224fixnext:
225 str r1, [r0]
226 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schochercad80e12010-09-17 13:10:52 +0200227 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200228 blo fixloop
Heiko Schochercad80e12010-09-17 13:10:52 +0200229#endif
wdenkfe8c2802002-11-03 00:38:21 +0000230
Heiko Schochercad80e12010-09-17 13:10:52 +0200231clear_bss:
Aneesh V552a3192011-07-13 05:11:07 +0000232#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100233 ldr r0, _bss_start_ofs
234 ldr r1, _bss_end_ofs
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100235 mov r4, r6 /* reloc addr */
Heiko Schochercad80e12010-09-17 13:10:52 +0200236 add r0, r0, r4
Heiko Schochercad80e12010-09-17 13:10:52 +0200237 add r1, r1, r4
238 mov r2, #0x00000000 /* clear */
239
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000240clbss_l:cmp r0, r1 /* clear loop... */
241 bhs clbss_e /* if reached end of bss, exit */
242 str r2, [r0]
Heiko Schochercad80e12010-09-17 13:10:52 +0200243 add r0, r0, #4
Zhong Hongbo1a324a52012-07-07 03:24:33 +0000244 b clbss_l
245clbss_e:
Heiko Schochercad80e12010-09-17 13:10:52 +0200246
247 bl coloured_LED_init
Jason Kridneraff0aa82011-09-04 14:40:16 -0400248 bl red_led_on
Heiko Schochercad80e12010-09-17 13:10:52 +0200249#endif
250
251/*
252 * We are done. Do not return, instead branch to second part of board
253 * initialization, now running from RAM.
254 */
Albert Aribaud126897e2010-11-25 22:45:02 +0100255 ldr r0, _board_init_r_ofs
256 adr r1, _start
257 add lr, r0, r1
258 add lr, lr, r9
Heiko Schochercad80e12010-09-17 13:10:52 +0200259 /* setup parameters for board_init_r */
260 mov r0, r5 /* gd_t */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100261 mov r1, r6 /* dest_addr */
Heiko Schochercad80e12010-09-17 13:10:52 +0200262 /* jump to it ... */
Heiko Schochercad80e12010-09-17 13:10:52 +0200263 mov pc, lr
264
Albert Aribaud126897e2010-11-25 22:45:02 +0100265_board_init_r_ofs:
266 .word board_init_r - _start
267
268_rel_dyn_start_ofs:
269 .word __rel_dyn_start - _start
270_rel_dyn_end_ofs:
271 .word __rel_dyn_end - _start
272_dynsym_start_ofs:
273 .word __dynsym_start - _start
Heiko Schochercad80e12010-09-17 13:10:52 +0200274
wdenkfe8c2802002-11-03 00:38:21 +0000275/*
276 *************************************************************************
277 *
278 * CPU_init_critical registers
279 *
280 * setup important registers
281 * setup memory timing
282 *
283 *************************************************************************
284 */
285
wdenkfe8c2802002-11-03 00:38:21 +0000286cpu_init_crit:
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200287#if defined(CONFIG_NETARM)
wdenk2ebee312004-02-23 19:30:57 +0000288 /*
289 * prior to software reset : need to set pin PORTC4 to be *HRESET
290 */
291 ldr r0, =NETARM_GEN_MODULE_BASE
292 ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
293 NETARM_GEN_PORT_DIR(0x10))
294 str r1, [r0, #+NETARM_GEN_PORTC]
295 /*
296 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
wdenkfa366cc2004-07-11 22:27:55 +0000297 * for an explanation of this process
wdenk2ebee312004-02-23 19:30:57 +0000298 */
299 ldr r0, =NETARM_GEN_MODULE_BASE
300 ldr r1, =NETARM_GEN_SW_SVC_RESETA
301 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
302 ldr r1, =NETARM_GEN_SW_SVC_RESETB
303 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
304 ldr r1, =NETARM_GEN_SW_SVC_RESETA
305 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
306 ldr r1, =NETARM_GEN_SW_SVC_RESETB
307 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
308 /*
309 * setup PLL and System Config
310 */
311 ldr r0, =NETARM_GEN_MODULE_BASE
312
313 ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
314 NETARM_GEN_SYS_CFG_BUSFULL | \
315 NETARM_GEN_SYS_CFG_USER_EN | \
316 NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
317 NETARM_GEN_SYS_CFG_BUSARB_INT | \
318 NETARM_GEN_SYS_CFG_BUSMON_EN )
319
320 str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
321
Wolfgang Denk3193a652005-10-09 01:41:48 +0200322#ifndef CONFIG_NETARM_PLL_BYPASS
wdenk2ebee312004-02-23 19:30:57 +0000323 ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
324 NETARM_GEN_PLL_CTL_POLTST_DEF | \
325 NETARM_GEN_PLL_CTL_INDIV(1) | \
326 NETARM_GEN_PLL_CTL_ICP_DEF | \
327 NETARM_GEN_PLL_CTL_OUTDIV(2) )
328 str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
Wolfgang Denk3193a652005-10-09 01:41:48 +0200329#endif
330
wdenk2ebee312004-02-23 19:30:57 +0000331 /*
332 * mask all IRQs by clearing all bits in the INTMRs
333 */
334 mov r1, #0
335 ldr r0, =NETARM_GEN_MODULE_BASE
336 str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
wdenkf2140d52004-07-01 16:30:44 +0000337
338#elif defined(CONFIG_S3C4510B)
339
340 /*
341 * Mask off all IRQ sources
342 */
343 ldr r1, =REG_INTMASK
344 ldr r0, =0x3FFFFF
345 str r0, [r1]
346
347 /*
348 * Disable Cache
349 */
350 ldr r0, =REG_SYSCFG
wdenkfa366cc2004-07-11 22:27:55 +0000351 ldr r1, =0x83ffffa0 /* cache-disabled */
wdenkf2140d52004-07-01 16:30:44 +0000352 str r1, [r0]
353
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200354#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
355 /* No specific initialisation for IntegratorAP/CM720T as yet */
Allen Martine60ab6e2012-08-31 08:30:09 +0000356#elif defined(CONFIG_TEGRA)
357 /* No cpu_init_crit for tegra as yet */
wdenkf2140d52004-07-01 16:30:44 +0000358#else
359#error No cpu_init_crit() defined for current CPU type
360#endif
wdenkfe8c2802002-11-03 00:38:21 +0000361
362#ifdef CONFIG_ARM7_REVD
363 /* set clock speed */
364 /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
365 /* !!! not doing DRAM refresh properly! */
366 ldr r0, SYSCON3
367 ldr r1, [r0]
368 bic r1, r1, #CLKCTL
369 orr r1, r1, #CLKCTL_36
370 str r1, [r0]
371#endif
372
Marek Vasutc9e35f32012-10-03 08:54:08 +0000373#if !defined(CONFIG_TEGRA)
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200374 mov ip, lr
wdenkfe8c2802002-11-03 00:38:21 +0000375 /*
376 * before relocating, we have to setup RAM timing
wdenk927034e2004-02-08 19:38:38 +0000377 * because memory timing is board-dependent, you will
wdenk336b2bc2005-04-02 23:52:25 +0000378 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000379 */
wdenk336b2bc2005-04-02 23:52:25 +0000380 bl lowlevel_init
wdenkfe8c2802002-11-03 00:38:21 +0000381 mov lr, ip
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100382#endif
wdenkfe8c2802002-11-03 00:38:21 +0000383
384 mov pc, lr
385
386
Allen Martinb9690f12012-08-31 08:30:07 +0000387#ifndef CONFIG_SPL_BUILD
wdenkfe8c2802002-11-03 00:38:21 +0000388/*
389 *************************************************************************
390 *
391 * Interrupt handling
392 *
393 *************************************************************************
394 */
395
396@
397@ IRQ stack frame.
398@
399#define S_FRAME_SIZE 72
400
401#define S_OLD_R0 68
402#define S_PSR 64
403#define S_PC 60
404#define S_LR 56
405#define S_SP 52
406
407#define S_IP 48
408#define S_FP 44
409#define S_R10 40
410#define S_R9 36
411#define S_R8 32
412#define S_R7 28
413#define S_R6 24
414#define S_R5 20
415#define S_R4 16
416#define S_R3 12
417#define S_R2 8
418#define S_R1 4
419#define S_R0 0
420
421#define MODE_SVC 0x13
422#define I_BIT 0x80
423
424/*
425 * use bad_save_user_regs for abort/prefetch/undef/swi ...
426 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
427 */
428
429 .macro bad_save_user_regs
430 sub sp, sp, #S_FRAME_SIZE
431 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkfa366cc2004-07-11 22:27:55 +0000432 add r8, sp, #S_PC
wdenkfe8c2802002-11-03 00:38:21 +0000433
Heiko Schochercad80e12010-09-17 13:10:52 +0200434 ldr r2, IRQ_STACK_START_IN
wdenkfa366cc2004-07-11 22:27:55 +0000435 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
wdenkfe8c2802002-11-03 00:38:21 +0000436 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
437
438 add r5, sp, #S_SP
439 mov r1, lr
wdenkfa366cc2004-07-11 22:27:55 +0000440 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
wdenkfe8c2802002-11-03 00:38:21 +0000441 mov r0, sp
442 .endm
443
444 .macro irq_save_user_regs
445 sub sp, sp, #S_FRAME_SIZE
446 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkfa366cc2004-07-11 22:27:55 +0000447 add r8, sp, #S_PC
448 stmdb r8, {sp, lr}^ @ Calling SP, LR
449 str lr, [r8, #0] @ Save calling PC
450 mrs r6, spsr
451 str r6, [r8, #4] @ Save CPSR
452 str r0, [r8, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000453 mov r0, sp
454 .endm
455
456 .macro irq_restore_user_regs
457 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
458 mov r0, r0
459 ldr lr, [sp, #S_PC] @ Get PC
460 add sp, sp, #S_FRAME_SIZE
461 subs pc, lr, #4 @ return & move spsr_svc into cpsr
462 .endm
463
464 .macro get_bad_stack
Heiko Schochercad80e12010-09-17 13:10:52 +0200465 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000466
467 str lr, [r13] @ save caller lr / spsr
468 mrs lr, spsr
wdenkfa366cc2004-07-11 22:27:55 +0000469 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000470
471 mov r13, #MODE_SVC @ prepare SVC-Mode
472 msr spsr_c, r13
473 mov lr, pc
474 movs pc, lr
475 .endm
476
477 .macro get_irq_stack @ setup IRQ stack
478 ldr sp, IRQ_STACK_START
479 .endm
480
481 .macro get_fiq_stack @ setup FIQ stack
482 ldr sp, FIQ_STACK_START
483 .endm
484
485/*
486 * exception handlers
487 */
wdenkfa366cc2004-07-11 22:27:55 +0000488 .align 5
wdenkfe8c2802002-11-03 00:38:21 +0000489undefined_instruction:
490 get_bad_stack
491 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000492 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000493
494 .align 5
495software_interrupt:
496 get_bad_stack
497 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000498 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000499
500 .align 5
501prefetch_abort:
502 get_bad_stack
503 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000504 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000505
506 .align 5
507data_abort:
508 get_bad_stack
509 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000510 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000511
512 .align 5
513not_used:
514 get_bad_stack
515 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000516 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000517
518#ifdef CONFIG_USE_IRQ
519
520 .align 5
521irq:
522 get_irq_stack
523 irq_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000524 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000525 irq_restore_user_regs
526
527 .align 5
528fiq:
529 get_fiq_stack
530 /* someone ought to write a more effiction fiq_save_user_regs */
531 irq_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000532 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000533 irq_restore_user_regs
534
535#else
536
537 .align 5
538irq:
539 get_bad_stack
540 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000541 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000542
543 .align 5
544fiq:
545 get_bad_stack
546 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000547 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000548
549#endif
Allen Martinb9690f12012-08-31 08:30:07 +0000550#endif /* CONFIG_SPL_BUILD */
wdenkfe8c2802002-11-03 00:38:21 +0000551
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200552#if defined(CONFIG_NETARM)
wdenkf2140d52004-07-01 16:30:44 +0000553 .align 5
554.globl reset_cpu
555reset_cpu:
wdenk2ebee312004-02-23 19:30:57 +0000556 ldr r1, =NETARM_MEM_MODULE_BASE
557 ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
558 ldr r1, =0xFFFFF000
559 and r0, r1, r0
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200560 ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
wdenk2ebee312004-02-23 19:30:57 +0000561 add r0, r1, r0
562 ldr r4, =NETARM_GEN_MODULE_BASE
563 ldr r1, =NETARM_GEN_SW_SVC_RESETA
564 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
565 ldr r1, =NETARM_GEN_SW_SVC_RESETB
566 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
567 ldr r1, =NETARM_GEN_SW_SVC_RESETA
568 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
569 ldr r1, =NETARM_GEN_SW_SVC_RESETB
570 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
571 mov pc, r0
wdenkf2140d52004-07-01 16:30:44 +0000572#elif defined(CONFIG_S3C4510B)
573/* Nothing done here as reseting the CPU is board specific, depending
574 * on external peripherals such as watchdog timers, etc. */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200575#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
576 /* No specific reset actions for IntegratorAP/CM720T as yet */
Allen Martine60ab6e2012-08-31 08:30:09 +0000577#elif defined(CONFIG_TEGRA)
578 /* No specific reset actions for tegra as yet */
wdenkf2140d52004-07-01 16:30:44 +0000579#else
580#error No reset_cpu() defined for current CPU type
wdenk2ebee312004-02-23 19:30:57 +0000581#endif