blob: bb14444a2e7efa0522c3917bd5c32d5b77ab66f1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05002/*
Timur Tabi107e9cd2010-03-29 12:51:07 -05003 * Copyright 2006,2009-2010 Freescale Semiconductor, Inc.
Jon Loeligere65e32e2006-05-31 12:44:44 -05004 * Jeff Brown
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8#include <common.h>
Simon Glass33d1e702019-11-14 12:57:32 -07009#include <cpu_func.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070010#include <vsprintf.h>
Jon Loeliger5c8aa972006-04-26 17:58:56 -050011#include <watchdog.h>
12#include <command.h>
13#include <asm/cache.h>
Becky Bruce7e07c772008-05-08 19:02:51 -050014#include <asm/mmu.h>
Jon Loeliger5c8aa972006-04-26 17:58:56 -050015#include <mpc86xx.h>
Becky Bruceb0b30942008-01-23 16:31:06 -060016#include <asm/fsl_law.h>
Christophe Leroy31f6e932017-07-13 15:09:54 +020017#include <asm/ppc.h>
Jon Loeliger5c8aa972006-04-26 17:58:56 -050018
Poonam Aggrwal4baef822009-07-31 12:08:14 +053019DECLARE_GLOBAL_DATA_PTR;
20
Peter Tyser69454402009-02-05 11:25:25 -060021/*
22 * Default board reset function
23 */
24static void
25__board_reset(void)
26{
27 /* Do nothing */
28}
Peter Tyser21d2cd22009-04-20 11:08:46 -050029void board_reset(void) __attribute__((weak, alias("__board_reset")));
Peter Tyser69454402009-02-05 11:25:25 -060030
31
Jon Loeligera1295442006-08-22 12:06:18 -050032int
33checkcpu(void)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050034{
35 sys_info_t sysinfo;
36 uint pvr, svr;
Jon Loeliger5c8aa972006-04-26 17:58:56 -050037 uint major, minor;
Peter Tyser698f3a12009-02-06 14:30:40 -060038 char buf1[32], buf2[32];
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Jon Loeliger3b971c92007-10-16 15:26:51 -050040 volatile ccsr_gur_t *gur = &immap->im_gur;
Kumar Gala1e2e9fa2009-06-18 08:23:01 -050041 struct cpu_type *cpu;
Peter Tyser698f3a12009-02-06 14:30:40 -060042 uint msscr0 = mfspr(MSSCR0);
Jon Loeliger5c8aa972006-04-26 17:58:56 -050043
44 svr = get_svr();
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045 major = SVR_MAJ(svr);
46 minor = SVR_MIN(svr);
47
Poonam Aggrwal36a68432009-09-03 19:42:40 +053048 if (cpu_numcores() > 1) {
49#ifndef CONFIG_MP
50 puts("Unicore software on multiprocessor system!!\n"
51 "To enable mutlticore build define CONFIG_MP\n");
52#endif
53 }
Peter Tyser698f3a12009-02-06 14:30:40 -060054 puts("CPU: ");
55
Simon Glassa8b57392012-12-13 20:48:48 +000056 cpu = gd->arch.cpu;
Poonam Aggrwal4baef822009-07-31 12:08:14 +053057
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +053058 puts(cpu->name);
Kumar Gala1e2e9fa2009-06-18 08:23:01 -050059
Jon Loeliger5c8aa972006-04-26 17:58:56 -050060 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
Peter Tyser698f3a12009-02-06 14:30:40 -060061 puts("Core: ");
62
63 pvr = get_pvr();
Peter Tyser698f3a12009-02-06 14:30:40 -060064 major = PVR_E600_MAJ(pvr);
65 minor = PVR_E600_MIN(pvr);
66
Fabio Estevamf4c557c2013-04-21 13:11:02 -030067 printf("e600 Core %d", (msscr0 & 0x20) ? 1 : 0);
Peter Tyser698f3a12009-02-06 14:30:40 -060068 if (gur->pordevsr & MPC86xx_PORDEVSR_CORE1TE)
69 puts("\n Core1Translation Enabled");
70 debug(" (MSSCR0=%x, PORDEVSR=%x)", msscr0, gur->pordevsr);
71
72 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
Jon Loeliger5c8aa972006-04-26 17:58:56 -050073
74 get_sys_info(&sysinfo);
75
Peter Tyser698f3a12009-02-06 14:30:40 -060076 puts("Clock Configuration:\n");
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053077 printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freq_processor));
78 printf("MPX:%-4s MHz\n", strmhz(buf1, sysinfo.freq_systembus));
Peter Tyser698f3a12009-02-06 14:30:40 -060079 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053080 strmhz(buf1, sysinfo.freq_systembus / 2),
81 strmhz(buf2, sysinfo.freq_systembus));
Jon Loeliger465b9d82006-04-27 10:15:16 -050082
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053083 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
84 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Jon Loeliger5c8aa972006-04-26 17:58:56 -050085 } else {
Wolfgang Denk3fe630c2009-01-12 14:50:35 +010086 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053087 sysinfo.freq_localbus);
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088 }
89
Shruti Kanetkar81159362013-08-15 11:25:38 -050090 puts("L1: D-cache 32 KiB enabled\n");
91 puts(" I-cache 32 KiB enabled\n");
Peter Tyser698f3a12009-02-06 14:30:40 -060092
93 puts("L2: ");
94 if (get_l2cr() & 0x80000000) {
York Sunf48436a2016-11-23 14:06:21 -080095#if defined(CONFIG_ARCH_MPC8610)
Peter Tyser698f3a12009-02-06 14:30:40 -060096 puts("256");
York Sunefc30b62016-11-23 14:08:36 -080097#elif defined(CONFIG_ARCH_MPC8641)
Peter Tyser698f3a12009-02-06 14:30:40 -060098 puts("512");
99#endif
Shruti Kanetkar81159362013-08-15 11:25:38 -0500100 puts(" KiB enabled\n");
Peter Tyser698f3a12009-02-06 14:30:40 -0600101 } else {
Jon Loeligere65e32e2006-05-31 12:44:44 -0500102 puts("Disabled\n");
Peter Tyser698f3a12009-02-06 14:30:40 -0600103 }
Jon Loeliger465b9d82006-04-27 10:15:16 -0500104
105 return 0;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500106}
107
108
Peter Tyser693d6382010-12-03 10:28:47 -0600109int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500110{
Peter Tyser69454402009-02-05 11:25:25 -0600111 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
112 volatile ccsr_gur_t *gur = &immap->im_gur;
Jon Loeliger465b9d82006-04-27 10:15:16 -0500113
Peter Tyser69454402009-02-05 11:25:25 -0600114 /* Attempt board-specific reset */
115 board_reset();
Jon Loeliger465b9d82006-04-27 10:15:16 -0500116
Peter Tyser69454402009-02-05 11:25:25 -0600117 /* Next try asserting HRESET_REQ */
118 out_be32(&gur->rstcr, MPC86xx_RSTCR_HRST_REQ);
Jon Loeliger465b9d82006-04-27 10:15:16 -0500119
Peter Tyser69454402009-02-05 11:25:25 -0600120 while (1)
121 ;
Peter Tyser693d6382010-12-03 10:28:47 -0600122
123 return 1;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500124}
125
126
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500127/*
128 * Get timebase clock frequency
129 */
Jon Loeligera1295442006-08-22 12:06:18 -0500130unsigned long
131get_tbclk(void)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500132{
Jon Loeligera1295442006-08-22 12:06:18 -0500133 sys_info_t sys_info;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500134
135 get_sys_info(&sys_info);
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530136 return (sys_info.freq_systembus + 3L) / 4L;
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500137}
138
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500139
140#if defined(CONFIG_WATCHDOG)
141void
142watchdog_reset(void)
143{
York Sunf48436a2016-11-23 14:06:21 -0800144#if defined(CONFIG_ARCH_MPC8610)
Jason Jin6c71b942008-05-13 11:50:36 +0800145 /*
146 * This actually feed the hard enabled watchdog.
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Jason Jin6c71b942008-05-13 11:50:36 +0800149 volatile ccsr_wdt_t *wdt = &immap->im_wdt;
150 volatile ccsr_gur_t *gur = &immap->im_gur;
151 u32 tmp = gur->pordevsr;
152
153 if (tmp & 0x4000) {
154 wdt->swsrr = 0x556c;
155 wdt->swsrr = 0xaa39;
156 }
157#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158}
159#endif /* CONFIG_WATCHDOG */
160
Becky Bruceb0b30942008-01-23 16:31:06 -0600161/*
162 * Print out the state of various machine registers.
Becky Bruce7e07c772008-05-08 19:02:51 -0500163 * Currently prints out LAWs, BR0/OR0, and BATs
Becky Bruceb0b30942008-01-23 16:31:06 -0600164 */
Christophe Leroy31f6e932017-07-13 15:09:54 +0200165void print_reginfo(void)
Becky Bruceb0b30942008-01-23 16:31:06 -0600166{
Becky Bruce7e07c772008-05-08 19:02:51 -0500167 print_bats();
Becky Bruceb0b30942008-01-23 16:31:06 -0600168 print_laws();
Becky Bruce0d4cee12010-06-17 11:37:20 -0500169 print_lbc_regs();
Ben Warrend448a492008-06-23 22:57:27 -0700170}
Timur Tabi107e9cd2010-03-29 12:51:07 -0500171
172/*
173 * Set the DDR BATs to reflect the actual size of DDR.
174 *
175 * dram_size is the actual size of DDR, in bytes
176 *
177 * Note: we assume that CONFIG_MAX_MEM_MAPPED is 2G or smaller as we only
178 * are using a single BAT to cover DDR.
179 *
180 * If this is not true, (e.g. CONFIG_MAX_MEM_MAPPED is 2GB but HID0_XBSEN
181 * is not defined) then we might have a situation where U-Boot will attempt
182 * to relocated itself outside of the region mapped by DBAT0.
183 * This will cause a machine check.
184 *
185 * Currently we are limited to power of two sized DDR since we only use a
186 * single bat. If a non-power of two size is used that is less than
187 * CONFIG_MAX_MEM_MAPPED u-boot will crash.
188 *
189 */
190void setup_ddr_bat(phys_addr_t dram_size)
191{
192 unsigned long batu, bl;
193
194 bl = TO_BATU_BL(min(dram_size, CONFIG_MAX_MEM_MAPPED));
195
196 if (BATU_SIZE(bl) != dram_size) {
197 u64 sz = (u64)dram_size - BATU_SIZE(bl);
198 print_size(sz, " left unmapped\n");
199 }
200
201 batu = bl | BATU_VS | BATU_VP;
202 write_bat(DBAT0, batu, CONFIG_SYS_DBAT0L);
203 write_bat(IBAT0, batu, CONFIG_SYS_IBAT0L);
204}