blob: b36c8dccf172f35f9c179a61fd73311175e3a938 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanddf89f92014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Hou Zhiqiangce6e3912022-04-22 13:50:06 +05304 * Copyright 2019, 2021 NXP
Wang Huanddf89f92014-09-05 13:52:45 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanddf89f92014-09-05 13:52:45 +080010#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
11#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
12
York Sun1006cad2015-04-29 10:35:35 -070013#define DDR_SDRAM_CFG 0x470c0008
14#define DDR_CS0_BNDS 0x008000bf
15#define DDR_CS0_CONFIG 0x80014302
16#define DDR_TIMING_CFG_0 0x50550004
17#define DDR_TIMING_CFG_1 0xbcb38c56
18#define DDR_TIMING_CFG_2 0x0040d120
19#define DDR_TIMING_CFG_3 0x010e1000
20#define DDR_TIMING_CFG_4 0x00000001
21#define DDR_TIMING_CFG_5 0x03401400
22#define DDR_SDRAM_CFG_2 0x00401010
23#define DDR_SDRAM_MODE 0x00061c60
24#define DDR_SDRAM_MODE_2 0x00180000
25#define DDR_SDRAM_INTERVAL 0x18600618
26#define DDR_DDR_WRLVL_CNTL 0x8655f605
27#define DDR_DDR_WRLVL_CNTL_2 0x05060607
28#define DDR_DDR_WRLVL_CNTL_3 0x05050505
29#define DDR_DDR_CDR1 0x80040000
30#define DDR_DDR_CDR2 0x00000001
31#define DDR_SDRAM_CLK_CNTL 0x02000000
32#define DDR_DDR_ZQ_CNTL 0x89080600
33#define DDR_CS0_CONFIG_2 0
34#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080035#define SDRAM_CFG2_D_INIT 0x00000010
36#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
37#define SDRAM_CFG2_FRC_SR 0x80000000
38#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070039
Alison Wang948c6092014-12-03 15:00:48 +080040#ifdef CONFIG_SD_BOOT
Udit Agarwal22ec2382019-11-07 16:11:32 +000041#ifdef CONFIG_NXP_ESBC
Sumit Garge2ca9432016-06-14 13:52:40 -040042/*
43 * HDR would be appended at end of image and copied to DDR along
44 * with U-Boot image.
45 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020046#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +000047#endif /* ifdef CONFIG_NXP_ESBC */
Alison Wang948c6092014-12-03 15:00:48 +080048
Alison Wang948c6092014-12-03 15:00:48 +080049#define CONFIG_SPL_MAX_SIZE 0x1a000
50#define CONFIG_SPL_STACK 0x1001d000
51#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080052
Tang Yuantian8b160bc2015-05-14 17:20:28 +080053#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
54 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080055#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
56#define CONFIG_SPL_BSS_START_ADDR 0x80100000
57#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040058
59#ifdef CONFIG_U_BOOT_HDR_SIZE
60/*
61 * HDR would be appended at end of image and copied to DDR along
62 * with U-Boot image. Here u-boot max. size is 512K. So if binary
63 * size increases then increase this size in case of secure boot as
64 * it uses raw u-boot image instead of fit image.
65 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053066#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040067#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053068#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040069#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +080070#endif
71
Wang Huanddf89f92014-09-05 13:52:45 +080072#define PHYS_SDRAM 0x80000000
73#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
74
75#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
77
Wang Huanddf89f92014-09-05 13:52:45 +080078/*
79 * IFC Definitions
80 */
Alison Wangdd45cc52015-10-15 17:54:40 +080081#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +080082#define CONFIG_SYS_FLASH_BASE 0x60000000
83#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
84
85#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
86#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
87 CSPR_PORT_SIZE_16 | \
88 CSPR_MSEL_NOR | \
89 CSPR_V)
90#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
91
92/* NOR Flash Timing Params */
93#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
94 CSOR_NOR_TRHZ_80)
95#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
96 FTIM0_NOR_TEADC(0x5) | \
97 FTIM0_NOR_TAVDS(0x0) | \
98 FTIM0_NOR_TEAHC(0x5))
99#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
100 FTIM1_NOR_TRAD_NOR(0x1A) | \
101 FTIM1_NOR_TSEQRAD_NOR(0x13))
102#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
103 FTIM2_NOR_TCH(0x4) | \
104 FTIM2_NOR_TWP(0x1c) | \
105 FTIM2_NOR_TWPH(0x0e))
106#define CONFIG_SYS_NOR_FTIM3 0
107
Wang Huanddf89f92014-09-05 13:52:45 +0800108#define CONFIG_SYS_FLASH_QUIET_TEST
109#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
110
Wang Huanddf89f92014-09-05 13:52:45 +0800111#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
112#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
113#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
114
115#define CONFIG_SYS_FLASH_EMPTY_INFO
116#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
117
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800118#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800119#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800120
121/* CPLD */
122
123#define CONFIG_SYS_CPLD_BASE 0x7fb00000
124#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
125
126#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
127#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
128 CSPR_PORT_SIZE_8 | \
129 CSPR_MSEL_GPCM | \
130 CSPR_V)
131#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
132#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
133 CSOR_NOR_NOR_MODE_AVD_NOR | \
134 CSOR_NOR_TRHZ_80)
135
136/* CPLD Timing parameters for IFC GPCM */
137#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
138 FTIM0_GPCM_TEADC(0xf) | \
139 FTIM0_GPCM_TEAHC(0xf))
140#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
141 FTIM1_GPCM_TRAD(0x3f))
142#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
143 FTIM2_GPCM_TCH(0xf) | \
144 FTIM2_GPCM_TWP(0xff))
145#define CONFIG_SYS_FPGA_FTIM3 0x0
146#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
147#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
148#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
149#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
150#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
151#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
152#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
153#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
154#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
155#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
156#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
157#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
158#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
159#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
160#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
161#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
162
163/*
164 * Serial Port
165 */
Tom Rini037415a2022-03-23 17:20:00 -0400166#ifndef CONFIG_LPUART
Wang Huanddf89f92014-09-05 13:52:45 +0800167#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800168#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800169#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800170#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800171#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800172#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800173
Wang Huanddf89f92014-09-05 13:52:45 +0800174/*
175 * I2C
176 */
Wang Huanddf89f92014-09-05 13:52:45 +0800177
Biwen Lie5bd7132021-02-05 19:02:02 +0800178/* GPIO */
Biwen Lie5bd7132021-02-05 19:02:02 +0800179
Alison Wangaf276f42014-10-17 15:26:35 +0800180/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800181#define CONFIG_SYS_I2C_EEPROM_NXID
182#define CONFIG_SYS_EEPROM_BUS_NUM 1
Alison Wangaf276f42014-10-17 15:26:35 +0800183
Minghuan Liana4d6b612014-10-31 13:43:44 +0800184/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400185#define CONFIG_PCIE1 /* PCIE controller 1 */
186#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800187
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800188#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800189#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800190#endif
191
Xiubo Li563e3ce2014-11-21 17:40:57 +0800192#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800193#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800194#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Xiubo Li563e3ce2014-11-21 17:40:57 +0800195
Wang Huanddf89f92014-09-05 13:52:45 +0800196#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800197#define HWCONFIG_BUFFER_SIZE 256
198
199#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800200
Alison Wanga999c9d2017-05-26 15:46:15 +0800201#define BOOT_TARGET_DEVICES(func) \
202 func(MMC, mmc, 0) \
Yunfeng Ding0c1d95e2019-02-19 14:44:04 +0800203 func(USB, usb, 0) \
204 func(DHCP, dhcp, na)
Alison Wanga999c9d2017-05-26 15:46:15 +0800205#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800206
Alison Wang2a397ce2015-01-04 15:30:59 +0800207#ifdef CONFIG_LPUART
208#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800209 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 " \
210 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800211 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800212 "kernel_addr=0x65000000\0" \
213 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530214 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800215 "fdtheader_addr_r=0x80100000\0" \
216 "kernelheader_addr_r=0x80200000\0" \
217 "kernel_addr_r=0x81000000\0" \
218 "fdt_addr_r=0x90000000\0" \
219 "ramdisk_addr_r=0xa0000000\0" \
220 "load_addr=0xa0000000\0" \
221 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800222 "kernel_addr_sd=0x8000\0" \
223 "kernel_size_sd=0x14000\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000224 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800225 BOOTENV \
226 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530227 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800228 "scan_dev_for_boot_part=" \
229 "part list ${devtype} ${devnum} devplist; " \
230 "env exists devplist || setenv devplist 1; " \
231 "for distro_bootpart in ${devplist}; do " \
232 "if fstype ${devtype} " \
233 "${devnum}:${distro_bootpart} " \
234 "bootfstype; then " \
235 "run scan_dev_for_boot; " \
236 "fi; " \
237 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530238 "scan_dev_for_boot=" \
239 "echo Scanning ${devtype} " \
240 "${devnum}:${distro_bootpart}...; " \
241 "for prefix in ${boot_prefixes}; do " \
242 "run scan_dev_for_scripts; " \
243 "done;" \
244 "\0" \
245 "boot_a_script=" \
246 "load ${devtype} ${devnum}:${distro_bootpart} " \
247 "${scriptaddr} ${prefix}${script}; " \
248 "env exists secureboot && load ${devtype} " \
249 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000250 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
251 "env exists secureboot " \
Sumit Garg50f14672017-06-06 20:51:31 +0530252 "&& esbc_validate ${scripthdraddr};" \
253 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800254 "installer=load mmc 0:2 $load_addr " \
255 "/flex_installer_arm32.itb; " \
256 "bootm $load_addr#ls1021atwr\0" \
257 "qspi_bootcmd=echo Trying load from qspi..;" \
258 "sf probe && sf read $load_addr " \
259 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
260 "nor_bootcmd=echo Trying load from nor..;" \
261 "cp.b $kernel_addr $load_addr " \
262 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800263#else
Wang Huanddf89f92014-09-05 13:52:45 +0800264#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800265 "bootargs=root=/dev/ram0 rw console=ttyS0,115200 " \
266 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800267 "initrd_high=0xffffffff\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530268 "kernel_addr=0x61000000\0" \
269 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800270 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530271 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800272 "fdtheader_addr_r=0x80100000\0" \
273 "kernelheader_addr_r=0x80200000\0" \
274 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530275 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800276 "fdt_addr_r=0x90000000\0" \
277 "ramdisk_addr_r=0xa0000000\0" \
278 "load_addr=0xa0000000\0" \
279 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530280 "kernel_addr_sd=0x8000\0" \
281 "kernel_size_sd=0x14000\0" \
282 "kernelhdr_addr_sd=0x4000\0" \
283 "kernelhdr_size_sd=0x10\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000284 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800285 BOOTENV \
286 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530287 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800288 "scan_dev_for_boot_part=" \
289 "part list ${devtype} ${devnum} devplist; " \
290 "env exists devplist || setenv devplist 1; " \
291 "for distro_bootpart in ${devplist}; do " \
292 "if fstype ${devtype} " \
293 "${devnum}:${distro_bootpart} " \
294 "bootfstype; then " \
295 "run scan_dev_for_boot; " \
296 "fi; " \
297 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530298 "scan_dev_for_boot=" \
299 "echo Scanning ${devtype} " \
300 "${devnum}:${distro_bootpart}...; " \
301 "for prefix in ${boot_prefixes}; do " \
302 "run scan_dev_for_scripts; " \
303 "done;" \
304 "\0" \
305 "boot_a_script=" \
306 "load ${devtype} ${devnum}:${distro_bootpart} " \
307 "${scriptaddr} ${prefix}${script}; " \
308 "env exists secureboot && load ${devtype} " \
309 "${devnum}:${distro_bootpart} " \
310 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
311 "&& esbc_validate ${scripthdraddr};" \
312 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800313 "qspi_bootcmd=echo Trying load from qspi..;" \
314 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530315 "$kernel_addr $kernel_size; env exists secureboot " \
316 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
317 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
318 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800319 "nor_bootcmd=echo Trying load from nor..;" \
320 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530321 "$kernel_size; env exists secureboot " \
322 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
323 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
324 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800325 "sd_bootcmd=echo Trying load from SD ..;" \
326 "mmcinfo && mmc read $load_addr " \
327 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530328 "env exists secureboot && mmc read $kernelheader_addr_r " \
329 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
330 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800331 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800332#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800333
334/*
335 * Miscellaneous configurable options
336 */
Alison Wang71477062020-02-03 15:25:19 +0800337#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanddf89f92014-09-05 13:52:45 +0800338
Xiubo Li03d40aa2014-11-21 17:40:59 +0800339#define CONFIG_LS102XA_STREAM_ID
340
Wang Huanddf89f92014-09-05 13:52:45 +0800341#define CONFIG_SYS_INIT_SP_OFFSET \
342 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
343#define CONFIG_SYS_INIT_SP_ADDR \
344 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
345
Wang Huanddf89f92014-09-05 13:52:45 +0800346/*
347 * Environment
348 */
Wang Huanddf89f92014-09-05 13:52:45 +0800349
Aneesh Bansal962021a2016-01-22 16:37:22 +0530350#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800351#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530352
Wang Huanddf89f92014-09-05 13:52:45 +0800353#endif