blob: 49e449ebd61dff1aae336f88f565b536756c8ecf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
Michal Simeka8c94362023-07-10 14:35:49 +02004 * Michal Simek <michal.simek@amd.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#ifndef _ASM_ARCH_HARDWARE_H
8#define _ASM_ARCH_HARDWARE_H
9
Simon Glass4dcacfc2020-05-10 11:40:13 -060010#ifndef __ASSEMBLY__
11#include <linux/bitops.h>
12#endif
13
Siva Durga Prasad Paladugu4628c502017-07-13 19:01:11 +053014#define ZYNQMP_TCM_BASE_ADDR 0xFFE00000
15#define ZYNQMP_TCM_SIZE 0x40000
16
Michal Simek04b7e622015-01-15 10:01:51 +010017#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
18#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
Michal Simek3eb32de2016-08-15 09:41:36 +020019#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0
20#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8
21
Adrian Fiergolski8e87ecf2021-06-08 12:37:23 +020022#define ZYNQMP_AMS_PS_SYSMON_BASEADDR 0XFFA50800
23#define ZYNQMP_AMS_PS_SYSMON_ANALOG_BUS ((ZYNQMP_AMS_PS_SYSMON_BASEADDR) \
24 + 0x00000114)
25#define ZYNQMP_PS_SYSMON_ANALOG_BUS_VAL 0x00003210
26
Jorge Ramirez-Ortiz35456962021-06-13 20:55:53 +020027#define ADMA_CH0_BASEADDR 0xFFA80000
28
Michal Simek3eb32de2016-08-15 09:41:36 +020029#define PS_MODE0 BIT(0)
30#define PS_MODE1 BIT(1)
31#define PS_MODE2 BIT(2)
32#define PS_MODE3 BIT(3)
Michal Simek04b7e622015-01-15 10:01:51 +010033
Michal Simek29b9b712018-05-17 14:06:06 +020034#define RESET_REASON_DEBUG_SYS BIT(6)
35#define RESET_REASON_SOFT BIT(5)
36#define RESET_REASON_SRST BIT(4)
37#define RESET_REASON_PSONLY BIT(3)
38#define RESET_REASON_PMU BIT(2)
39#define RESET_REASON_INTERNAL BIT(1)
40#define RESET_REASON_EXTERNAL BIT(0)
41
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +020042#define CRLAPB_DBG_LPD_CTRL_SETUP_CLK 0x01002002
43#define CRLAPB_RST_LPD_DBG_RESET 0
44
Prasad Kummaricd4aa882024-08-27 17:25:30 +053045#define CRL_APB_SOFT_RESET_CTRL_MASK 0x10
46
Michal Simek04b7e622015-01-15 10:01:51 +010047struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020048 u32 reserved0[36];
49 u32 cpu_r5_ctrl; /* 0x90 */
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +020050 u32 reserved1[7];
51 u32 dbg_lpd_ctrl; /* 0xB0 */
52 u32 reserved2[29];
Michal Simek04b7e622015-01-15 10:01:51 +010053 u32 timestamp_ref_ctrl; /* 0x128 */
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +020054 u32 reserved3[53];
Michal Simek04b7e622015-01-15 10:01:51 +010055 u32 boot_mode; /* 0x200 */
Prasad Kummaricd4aa882024-08-27 17:25:30 +053056 u32 reserved4_0[5];
57 u32 soft_reset; /* 0x218 */
58 u32 reserved4_10;
Michal Simek29b9b712018-05-17 14:06:06 +020059 u32 reset_reason; /* 0x220 */
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +020060 u32 reserved4_1[6];
Michal Simek58f865f2015-04-15 13:36:40 +020061 u32 rst_lpd_top; /* 0x23C */
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +020062 u32 rst_lpd_dbg; /* 0x240 */
63 u32 reserved5[3];
Michal Simek3eb32de2016-08-15 09:41:36 +020064 u32 boot_pin_ctrl; /* 0x250 */
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +020065 u32 reserved6[21];
Michal Simek04b7e622015-01-15 10:01:51 +010066};
67
68#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
69
Sean Anderson69949e62024-09-05 13:18:32 -040070#define ZYNQMP_IOU_SECURE_SLCR 0xFF240000
71
Michal Simekc23d3f82015-11-05 08:34:35 +010072#define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
Michal Simek04b7e622015-01-15 10:01:51 +010073#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
74#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
75
Michal Simekc23d3f82015-11-05 08:34:35 +010076struct iou_scntr_secure {
77 u32 counter_control_register;
78 u32 reserved0[7];
79 u32 base_frequency_id_register;
80};
81
82#define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
83
T Karthik Reddy501c2062021-08-10 06:50:18 -060084#define ZYNQMP_PS_VERSION 0xFFCA0044
85#define ZYNQMP_PS_VER_MASK GENMASK(1, 0)
86
Michal Simek04b7e622015-01-15 10:01:51 +010087/* Bootmode setting values */
88#define BOOT_MODES_MASK 0x0000000F
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053089#define QSPI_MODE_24BIT 0x00000001
90#define QSPI_MODE_32BIT 0x00000002
Michal Simek108e1842015-10-05 10:51:12 +020091#define SD_MODE 0x00000003 /* sd 0 */
92#define SD_MODE1 0x00000005 /* sd 1 */
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053093#define NAND_MODE 0x00000004
Michal Simek02d66cd2015-04-15 15:02:28 +020094#define EMMC_MODE 0x00000006
Michal Simek203a9442016-04-29 13:00:10 +020095#define USB_MODE 0x00000007
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +053096#define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */
Michal Simek04b7e622015-01-15 10:01:51 +010097#define JTAG_MODE 0x00000000
Michal Simek94ddcaa2016-08-30 16:17:27 +020098#define BOOT_MODE_USE_ALT 0x100
99#define BOOT_MODE_ALT_SHIFT 12
Michal Simek2740d372016-10-26 09:24:32 +0200100/* SW secondary boot modes 0xa - 0xd */
101#define SW_USBHOST_MODE 0x0000000A
102#define SW_SATA_MODE 0x0000000B
Michal Simek04b7e622015-01-15 10:01:51 +0100103
Michal Simekf2e373f2015-07-22 09:27:11 +0200104#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
105
106struct iou_slcr_regs {
107 u32 mio_pin[78];
108 u32 reserved[442];
109};
110
111#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
112
Michal Simek58f865f2015-04-15 13:36:40 +0200113#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
114
115struct rpu_regs {
116 u32 rpu_glbl_ctrl;
117 u32 reserved0[63];
118 u32 rpu0_cfg; /* 0x100 */
119 u32 reserved1[63];
120 u32 rpu1_cfg; /* 0x200 */
121};
122
123#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
124
125#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
126
127struct crfapb_regs {
128 u32 reserved0[65];
129 u32 rst_fpd_apu; /* 0x104 */
130 u32 reserved1;
131};
132
133#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
134
Sean Anderson4e1979f2024-09-05 13:18:33 -0400135#define ZYNQMP_CCI_REG_CCI_MISC_CTRL 0xFD5E0040
136#define ZYNQMP_CCI_REG_CCI_MISC_CTRL_NIDEN BIT(1)
137
Michal Simek58f865f2015-04-15 13:36:40 +0200138#define ZYNQMP_APU_BASEADDR 0xFD5C0000
139
140struct apu_regs {
141 u32 reserved0[16];
142 u32 rvbar_addr0_l; /* 0x40 */
143 u32 rvbar_addr0_h; /* 0x44 */
144 u32 reserved1[20];
145};
146
147#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
148
Michal Simek04b7e622015-01-15 10:01:51 +0100149/* Board version value */
Michal Simekc23d3f82015-11-05 08:34:35 +0100150#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
Michal Simek04b7e622015-01-15 10:01:51 +0100151#define ZYNQMP_CSU_VERSION_SILICON 0x0
Michal Simek04b7e622015-01-15 10:01:51 +0100152#define ZYNQMP_CSU_VERSION_QEMU 0x3
153
Michal Simek50d8cef2017-08-22 14:58:53 +0200154#define ZYNQMP_CSU_VERSION_EMPTY_SHIFT 20
155
Michal Simekae9dc112021-02-02 16:34:48 +0100156#define ZYNQMP_SILICON_VER_MASK 0xF
157#define ZYNQMP_SILICON_VER_SHIFT 0
Michal Simekc23d3f82015-11-05 08:34:35 +0100158
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +0200159#define CSU_JTAG_SEC_GATE_DISABLE GENMASK(7, 0)
160#define CSU_JTAG_DAP_ENABLE_DEBUG GENMASK(7, 0)
161#define CSU_JTAG_CHAIN_WR_SETUP GENMASK(1, 0)
162#define CSU_PCAP_PROG_RELEASE_PL BIT(0)
163
Jorge Ramirez-Ortizb0e388a2021-10-13 19:04:47 +0200164#define ZYNQMP_CSU_STATUS_AUTHENTICATED BIT(0)
165#define ZYNQMP_CSU_STATUS_ENCRYPTED BIT(1)
166
Michal Simekc23d3f82015-11-05 08:34:35 +0100167struct csu_regs {
Jorge Ramirez-Ortizb0e388a2021-10-13 19:04:47 +0200168 u32 status;
169 u32 reserved0[3];
Michal Simek46900462020-02-11 12:43:14 +0100170 u32 multi_boot;
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +0200171 u32 reserved1[7];
172 u32 jtag_chain_status_wr;
173 u32 jtag_chain_status;
174 u32 jtag_sec;
175 u32 jtag_dap_cfg;
Michal Simek812881b2020-11-10 13:10:04 +0100176 u32 idcode;
Michal Simekc23d3f82015-11-05 08:34:35 +0100177 u32 version;
Lukas Funkea210b7d2023-09-15 11:39:01 +0200178 u32 reserved2[3054];
Jorge Ramirez-Ortiz34deca52021-10-13 15:48:00 +0200179 u32 pcap_prog;
Michal Simekc23d3f82015-11-05 08:34:35 +0100180};
181
182#define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
183
Michal Simek456e4542017-01-09 10:05:16 +0100184#define ZYNQMP_PMU_BASEADDR 0xFFD80000
185
186struct pmu_regs {
Lukas Funkec6f90582022-10-28 14:15:47 +0200187 u32 reserved0[16];
188 u32 gen_storage4; /* 0x40 */
189 u32 reserved1[1];
Michal Simek456e4542017-01-09 10:05:16 +0100190 u32 gen_storage6; /* 0x48 */
191};
192
193#define pmu_base ((struct pmu_regs *)ZYNQMP_PMU_BASEADDR)
194
Michal Simek04b7e622015-01-15 10:01:51 +0100195#endif /* _ASM_ARCH_HARDWARE_H */