blob: 6a36234b15d4cced61190f8cc03a1551a8981d74 [file] [log] [blame]
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +09001/*
2 * Configuation settings for the Hitachi Solution Engine 7720
3 *
4 * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +09007 */
8
9#ifndef __MS7720SE_H
10#define __MS7720SE_H
11
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090012#define CONFIG_CPU_SH7720 1
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090013
Joe Hershbergere4da2482011-10-13 13:03:48 +000014#define CONFIG_BOOTFILE "/boot/zImage"
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090015#define CONFIG_LOADADDR 0x8E000000
16
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020017#define CONFIG_DISPLAY_BOARDINFO
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090018#undef CONFIG_SHOW_BOOT_PROGRESS
19
20/* MEMORY */
21#define MS7720SE_SDRAM_BASE 0x8C000000
22#define MS7720SE_FLASH_BASE_1 0xA0000000
23#define MS7720SE_FLASH_BANK_SIZE (8 * 1024 * 1024)
24
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090027/* List of legal baudrate settings for this board */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090029
30/* SCIF */
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090031#define CONFIG_CONS_SCIF0 1
32
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033#define CONFIG_SYS_MEMTEST_START MS7720SE_SDRAM_BASE
34#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090035
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_SDRAM_BASE MS7720SE_SDRAM_BASE
37#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090038
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
40#define CONFIG_SYS_MONITOR_BASE MS7720SE_FLASH_BASE_1
41#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
42#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090044
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090045/* FLASH */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020047#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#undef CONFIG_SYS_FLASH_QUIET_TEST
49#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090050
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_FLASH_BASE MS7720SE_FLASH_BASE_1
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_MAX_FLASH_SECT 150
54#define CONFIG_SYS_MAX_FLASH_BANKS 1
55#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090056
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020057#define CONFIG_ENV_SECT_SIZE (64 * 1024)
58#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
60#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
61#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090062
63/* Board Clock */
64#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090065#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
66#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD32e6acc2009-06-04 12:06:48 +020067#define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090068
69/* PCMCIA */
70#define CONFIG_IDE_PCMCIA 1
71#define CONFIG_MARUBUN_PCCARD 1
72#define CONFIG_PCMCIA_SLOT_A 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_IDE_MAXDEVICE 1
74#define CONFIG_SYS_MARUBUN_MRSHPC 0xb83fffe0
75#define CONFIG_SYS_MARUBUN_MW1 0xb8400000
76#define CONFIG_SYS_MARUBUN_MW2 0xb8500000
77#define CONFIG_SYS_MARUBUN_IO 0xb8600000
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090078
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_PIO_MODE 1
80#define CONFIG_SYS_IDE_MAXBUS 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_MARUBUN_IO /* base address */
82#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
83#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
84#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
85#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
Albert Aribaud036c6b42010-08-08 05:17:05 +053086#define CONFIG_IDE_SWAP_IO
Yoshihiro Shimodadad925c2007-12-03 22:58:50 +090087
88#endif /* __MS7720SE_H */