blob: e4f86d187a73b9379ff64a24ff88ddf0b1ab75e1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simekaf482d52012-09-28 09:56:37 +00002/*
3 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
Michal Simek98d0f1f2018-01-17 07:37:47 +01004 * (C) Copyright 2013 - 2018 Xilinx, Inc.
Michal Simekaf482d52012-09-28 09:56:37 +00005 */
6
7#include <common.h>
Michal Simek309ef802018-02-21 17:04:28 +01008#include <dm/uclass.h>
Michal Simek65ef52f2014-02-24 11:16:32 +01009#include <fdtdec.h>
Michal Simek0f796702014-04-25 13:51:17 +020010#include <fpga.h>
11#include <mmc.h>
Michal Simek309ef802018-02-21 17:04:28 +010012#include <wdt.h>
Michal Simek15d654c2013-04-22 15:43:02 +020013#include <zynqpl.h>
Michal Simek242192b2013-04-12 16:33:08 +020014#include <asm/arch/hardware.h>
15#include <asm/arch/sys_proto.h>
Michal Simekaf482d52012-09-28 09:56:37 +000016
17DECLARE_GLOBAL_DATA_PTR;
18
Michal Simek309ef802018-02-21 17:04:28 +010019#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_WDT)
20static struct udevice *watchdog_dev;
21#endif
22
23#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_BOARD_EARLY_INIT_F)
24int board_early_init_f(void)
25{
26# if defined(CONFIG_WDT)
27 /* bss is not cleared at time when watchdog_reset() is called */
28 watchdog_dev = NULL;
29# endif
30
31 return 0;
32}
33#endif
34
Michal Simekaf482d52012-09-28 09:56:37 +000035int board_init(void)
36{
Michal Simek309ef802018-02-21 17:04:28 +010037#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_WDT)
38 if (uclass_get_device(UCLASS_WDT, 0, &watchdog_dev)) {
39 puts("Watchdog: Not found!\n");
40 } else {
41 wdt_start(watchdog_dev, 0, 0);
42 puts("Watchdog: Started\n");
43 }
44# endif
45
Michal Simekaf482d52012-09-28 09:56:37 +000046 return 0;
47}
48
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053049int board_late_init(void)
50{
51 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
Michal Simek19356712016-12-16 13:16:14 +010052 case ZYNQ_BM_QSPI:
Simon Glass6a38e412017-08-03 12:22:09 -060053 env_set("modeboot", "qspiboot");
Michal Simek19356712016-12-16 13:16:14 +010054 break;
55 case ZYNQ_BM_NAND:
Simon Glass6a38e412017-08-03 12:22:09 -060056 env_set("modeboot", "nandboot");
Michal Simek19356712016-12-16 13:16:14 +010057 break;
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053058 case ZYNQ_BM_NOR:
Simon Glass6a38e412017-08-03 12:22:09 -060059 env_set("modeboot", "norboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053060 break;
61 case ZYNQ_BM_SD:
Simon Glass6a38e412017-08-03 12:22:09 -060062 env_set("modeboot", "sdboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053063 break;
64 case ZYNQ_BM_JTAG:
Simon Glass6a38e412017-08-03 12:22:09 -060065 env_set("modeboot", "jtagboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053066 break;
67 default:
Simon Glass6a38e412017-08-03 12:22:09 -060068 env_set("modeboot", "");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053069 break;
70 }
71
72 return 0;
73}
Michal Simekaf482d52012-09-28 09:56:37 +000074
Joe Hershberger7f4e5552016-01-26 11:57:03 -060075int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
76{
77#if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
78 defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET)
79 if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
80 CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
81 ethaddr, 6))
82 printf("I2C EEPROM MAC address read failed\n");
83#endif
84
85 return 0;
86}
87
Michal Simekf4780a72016-04-01 15:56:33 +020088#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -060089int dram_init_banksize(void)
Nathan Rossic12892b2016-12-04 19:33:22 +100090{
Michal Simekd5b7de62017-11-03 15:25:51 +010091 return fdtdec_setup_memory_banksize();
Tom Riniedcfdbd2016-12-09 07:56:54 -050092}
Michal Simekf4780a72016-04-01 15:56:33 +020093
Tom Riniedcfdbd2016-12-09 07:56:54 -050094int dram_init(void)
95{
Nathan Rossi58ea0d82016-12-19 00:03:34 +100096 if (fdtdec_setup_memory_size() != 0)
97 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -050098
99 zynq_ddrc_init();
100
101 return 0;
Michal Simekf4780a72016-04-01 15:56:33 +0200102}
Michal Simekf4780a72016-04-01 15:56:33 +0200103#else
104int dram_init(void)
105{
Michal Simek1b846212018-04-11 16:12:28 +0200106 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
107 CONFIG_SYS_SDRAM_SIZE);
Michal Simekf4780a72016-04-01 15:56:33 +0200108
Michal Simekf5ff7bc2013-06-17 14:37:01 +0200109 zynq_ddrc_init();
110
Michal Simekaf482d52012-09-28 09:56:37 +0000111 return 0;
112}
Michal Simekf4780a72016-04-01 15:56:33 +0200113#endif
Michal Simek309ef802018-02-21 17:04:28 +0100114
115#if defined(CONFIG_WATCHDOG)
116/* Called by macro WATCHDOG_RESET */
117void watchdog_reset(void)
118{
119# if !defined(CONFIG_SPL_BUILD)
120 static ulong next_reset;
121 ulong now;
122
123 if (!watchdog_dev)
124 return;
125
126 now = timer_get_us();
127
128 /* Do not reset the watchdog too often */
129 if (now > next_reset) {
130 wdt_reset(watchdog_dev);
131 next_reset = now + 1000;
132 }
133# endif
134}
135#endif