blob: 65b2a451ad7a36b8a2c5a5c3ccd930d93bffe456 [file] [log] [blame]
Michal Simek2e53eb22022-09-19 14:21:02 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2021 - 2022, Xilinx, Inc.
4 * Copyright (C) 2022, Advanced Micro Devices, Inc.
5 *
6 * Michal Simek <michal.simek@amd.com>
7 */
8
Michal Simek2e53eb22022-09-19 14:21:02 +02009#include <cpu_func.h>
10#include <fdtdec.h>
11#include <init.h>
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -060012#include <env_internal.h>
Michal Simek2e53eb22022-09-19 14:21:02 +020013#include <log.h>
14#include <malloc.h>
Prasad Kummari2301cac2024-09-05 17:27:59 +053015#include <spi.h>
Michal Simek2e53eb22022-09-19 14:21:02 +020016#include <time.h>
17#include <asm/cache.h>
18#include <asm/global_data.h>
19#include <asm/io.h>
20#include <asm/arch/hardware.h>
21#include <asm/arch/sys_proto.h>
22#include <dm/device.h>
23#include <dm/uclass.h>
Prasad Kummari011a7462025-02-19 17:23:01 +053024#include <zynqmp_firmware.h>
Prasad Kummari1a39a742025-03-27 16:21:58 +053025#include <versalpl.h>
Michal Simek2e53eb22022-09-19 14:21:02 +020026#include "../common/board.h"
27
28#include <linux/bitfield.h>
29#include <debug_uart.h>
30#include <generated/dt.h>
31
32DECLARE_GLOBAL_DATA_PTR;
33
Prasad Kummari1a39a742025-03-27 16:21:58 +053034#if defined(CONFIG_FPGA_VERSALPL)
35static xilinx_desc versalpl = {
36 xilinx_versal_net, csu_dma, 1, &versal_op, 0, &versal_op, NULL,
37 FPGA_LEGACY
38};
39#endif
40
Michal Simek2e53eb22022-09-19 14:21:02 +020041int board_init(void)
42{
43 printf("EL Level:\tEL%d\n", current_el());
44
Prasad Kummari1a39a742025-03-27 16:21:58 +053045#if defined(CONFIG_FPGA_VERSALPL)
46 fpga_init();
47 fpga_add(fpga_xilinx, &versalpl);
48#endif
Michal Simek2e53eb22022-09-19 14:21:02 +020049 return 0;
50}
51
52static u32 platform_id, platform_version;
53
54char *soc_name_decode(void)
55{
56 char *name, *platform_name;
57
58 switch (platform_id) {
59 case VERSAL_NET_SPP:
60 platform_name = "ipp";
61 break;
62 case VERSAL_NET_EMU:
63 platform_name = "emu";
64 break;
65 case VERSAL_NET_QEMU:
66 platform_name = "qemu";
67 break;
68 default:
69 return NULL;
70 }
71
72 /*
73 * --rev. are 6 chars
74 * max platform name is qemu which is 4 chars
75 * platform version number are 1+1
76 * Plus 1 char for \n
77 */
78 name = calloc(1, strlen(CONFIG_SYS_BOARD) + 13);
79 if (!name)
80 return NULL;
81
82 sprintf(name, "%s-%s-rev%d.%d", CONFIG_SYS_BOARD,
83 platform_name, platform_version / 10,
84 platform_version % 10);
85
86 return name;
87}
88
89bool soc_detection(void)
90{
Michal Simekba73d6e2023-05-17 10:21:32 +020091 u32 version, ps_version;
Michal Simek2e53eb22022-09-19 14:21:02 +020092
93 version = readl(PMC_TAP_VERSION);
94 platform_id = FIELD_GET(PLATFORM_MASK, version);
Michal Simekba73d6e2023-05-17 10:21:32 +020095 ps_version = FIELD_GET(PS_VERSION_MASK, version);
Michal Simek2e53eb22022-09-19 14:21:02 +020096
97 debug("idcode %x, version %x, usercode %x\n",
98 readl(PMC_TAP_IDCODE), version,
99 readl(PMC_TAP_USERCODE));
100
Michal Simekba73d6e2023-05-17 10:21:32 +0200101 debug("pmc_ver %lx, ps version %x, rtl version %lx\n",
Michal Simek2e53eb22022-09-19 14:21:02 +0200102 FIELD_GET(PMC_VERSION_MASK, version),
Michal Simekba73d6e2023-05-17 10:21:32 +0200103 ps_version,
Michal Simek2e53eb22022-09-19 14:21:02 +0200104 FIELD_GET(RTL_VERSION_MASK, version));
105
106 platform_version = FIELD_GET(PLATFORM_VERSION_MASK, version);
107
108 if (platform_id == VERSAL_NET_SPP ||
109 platform_id == VERSAL_NET_EMU) {
Michal Simekba73d6e2023-05-17 10:21:32 +0200110 if (ps_version == PS_VERSION_PRODUCTION) {
111 /*
112 * ES1 version ends at 1.9 version where there was +9
113 * used because of IPP/SPP conversion. Production
114 * version have platform_version started from 0 again
115 * that's why adding +20 to continue with the same line.
116 * It means the last ES1 version ends at 1.9 version and
117 * new PRODUCTION line starts at 2.0.
118 */
119 platform_version += 20;
120 } else {
121 /*
122 * 9 is diff for
123 * 0 means 0.9 version
124 * 1 means 1.0 version
125 * 2 means 1.1 version
126 * etc,
127 */
128 platform_version += 9;
129 }
Michal Simek2e53eb22022-09-19 14:21:02 +0200130 }
131
132 debug("Platform id: %d version: %d.%d\n", platform_id,
133 platform_version / 10, platform_version % 10);
134
135 return true;
136}
137
138int board_early_init_f(void)
139{
140 if (IS_ENABLED(CONFIG_DEBUG_UART)) {
141 /* Uart debug for sure */
142 debug_uart_init();
143 puts("Debug uart enabled\n"); /* or printch() */
144 }
145
146 return 0;
147}
148
149int board_early_init_r(void)
150{
Ashok Reddy Soma81627322023-01-10 08:44:07 +0100151 u32 val;
152
153 if (current_el() != 3)
154 return 0;
155
156 debug("iou_switch ctrl div0 %x\n",
157 readl(&crlapb_base->iou_switch_ctrl));
158
159 writel(IOU_SWITCH_CTRL_CLKACT_BIT |
160 (CONFIG_IOU_SWITCH_DIVISOR0 << IOU_SWITCH_CTRL_DIVISOR0_SHIFT),
161 &crlapb_base->iou_switch_ctrl);
162
163 /* Global timer init - Program time stamp reference clk */
164 val = readl(&crlapb_base->timestamp_ref_ctrl);
165 val |= CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
166 writel(val, &crlapb_base->timestamp_ref_ctrl);
167
168 debug("ref ctrl 0x%x\n",
169 readl(&crlapb_base->timestamp_ref_ctrl));
170
171 /* Clear reset of timestamp reg */
172 writel(0, &crlapb_base->rst_timestamp);
173
174 /*
175 * Program freq register in System counter and
176 * enable system counter.
177 */
178 writel(CONFIG_COUNTER_FREQUENCY,
179 &iou_scntr_secure->base_frequency_id_register);
180
181 debug("counter val 0x%x\n",
182 readl(&iou_scntr_secure->base_frequency_id_register));
183
184 writel(IOU_SCNTRS_CONTROL_EN,
185 &iou_scntr_secure->counter_control_register);
186
187 debug("scntrs control 0x%x\n",
188 readl(&iou_scntr_secure->counter_control_register));
189 debug("timer 0x%llx\n", get_ticks());
190 debug("timer 0x%llx\n", get_ticks());
191
Michal Simek2e53eb22022-09-19 14:21:02 +0200192 return 0;
193}
194
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600195static u8 versal_net_get_bootmode(void)
196{
197 u8 bootmode;
198 u32 reg = 0;
199
Prasad Kummari011a7462025-02-19 17:23:01 +0530200 if (IS_ENABLED(CONFIG_ZYNQMP_FIRMWARE) && current_el() != 3) {
201 reg = zynqmp_pm_get_bootmode_reg();
202 } else {
203 reg = readl(&crp_base->boot_mode_usr);
204 }
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600205
206 if (reg >> BOOT_MODE_ALT_SHIFT)
207 reg >>= BOOT_MODE_ALT_SHIFT;
208
209 bootmode = reg & BOOT_MODES_MASK;
210
211 return bootmode;
212}
213
Venkatesh Yadav Abbarapu76244b32024-06-14 18:18:11 +0530214int spi_get_env_dev(void)
215{
216 struct udevice *dev;
Venkatesh Yadav Abbarapu76244b32024-06-14 18:18:11 +0530217 int bootseq = -1;
218
219 switch (versal_net_get_bootmode()) {
220 case QSPI_MODE_24BIT:
221 puts("QSPI_MODE_24\n");
222 if (uclass_get_device_by_name(UCLASS_SPI,
223 "spi@f1030000", &dev)) {
224 debug("QSPI driver for QSPI device is not present\n");
225 break;
226 }
Venkatesh Yadav Abbarapu76244b32024-06-14 18:18:11 +0530227 bootseq = dev_seq(dev);
228 break;
229 case QSPI_MODE_32BIT:
230 puts("QSPI_MODE_32\n");
231 if (uclass_get_device_by_name(UCLASS_SPI,
232 "spi@f1030000", &dev)) {
233 debug("QSPI driver for QSPI device is not present\n");
234 break;
235 }
Venkatesh Yadav Abbarapu76244b32024-06-14 18:18:11 +0530236 bootseq = dev_seq(dev);
237 break;
238 case OSPI_MODE:
239 puts("OSPI_MODE\n");
240 if (uclass_get_device_by_name(UCLASS_SPI,
241 "spi@f1010000", &dev)) {
242 debug("OSPI driver for OSPI device is not present\n");
243 break;
244 }
Venkatesh Yadav Abbarapu76244b32024-06-14 18:18:11 +0530245 bootseq = dev_seq(dev);
246 break;
247 default:
248 break;
249 }
250
251 debug("bootseq %d\n", bootseq);
252 return bootseq;
253}
254
Michal Simekb1634762023-09-05 13:30:07 +0200255static int boot_targets_setup(void)
Michal Simek2e53eb22022-09-19 14:21:02 +0200256{
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600257 u8 bootmode;
258 struct udevice *dev;
259 int bootseq = -1;
260 int bootseq_len = 0;
261 int env_targets_len = 0;
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530262 const char *mode = NULL;
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600263 char *new_targets;
264 char *env_targets;
265
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600266 bootmode = versal_net_get_bootmode();
267
268 puts("Bootmode: ");
269 switch (bootmode) {
270 case USB_MODE:
271 puts("USB_MODE\n");
272 mode = "usb_dfu0 usb_dfu1";
273 break;
274 case JTAG_MODE:
275 puts("JTAG_MODE\n");
276 mode = "jtag pxe dhcp";
277 break;
278 case QSPI_MODE_24BIT:
279 puts("QSPI_MODE_24\n");
Ashok Reddy Soma4c16d322023-06-14 03:30:58 -0600280 if (uclass_get_device_by_name(UCLASS_SPI,
281 "spi@f1030000", &dev)) {
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530282 debug("QSPI driver for QSPI device is not present\n");
283 break;
Ashok Reddy Soma4c16d322023-06-14 03:30:58 -0600284 }
285 mode = "xspi";
286 bootseq = dev_seq(dev);
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600287 break;
288 case QSPI_MODE_32BIT:
289 puts("QSPI_MODE_32\n");
Ashok Reddy Soma4c16d322023-06-14 03:30:58 -0600290 if (uclass_get_device_by_name(UCLASS_SPI,
291 "spi@f1030000", &dev)) {
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530292 debug("QSPI driver for QSPI device is not present\n");
293 break;
Ashok Reddy Soma4c16d322023-06-14 03:30:58 -0600294 }
295 mode = "xspi";
296 bootseq = dev_seq(dev);
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600297 break;
298 case OSPI_MODE:
299 puts("OSPI_MODE\n");
Ashok Reddy Soma4c16d322023-06-14 03:30:58 -0600300 if (uclass_get_device_by_name(UCLASS_SPI,
301 "spi@f1010000", &dev)) {
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530302 debug("OSPI driver for OSPI device is not present\n");
303 break;
Ashok Reddy Soma4c16d322023-06-14 03:30:58 -0600304 }
305 mode = "xspi";
306 bootseq = dev_seq(dev);
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600307 break;
308 case EMMC_MODE:
309 puts("EMMC_MODE\n");
310 mode = "mmc";
311 bootseq = dev_seq(dev);
312 break;
Polak, Leszekcddfc132023-10-08 14:34:42 +0000313 case SELECTMAP_MODE:
314 puts("SELECTMAP_MODE\n");
315 break;
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600316 case SD_MODE:
317 puts("SD_MODE\n");
318 if (uclass_get_device_by_name(UCLASS_MMC,
319 "mmc@f1040000", &dev)) {
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530320 debug("SD0 driver for SD0 device is not present\n");
321 break;
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600322 }
323 debug("mmc0 device found at %p, seq %d\n", dev, dev_seq(dev));
324
325 mode = "mmc";
326 bootseq = dev_seq(dev);
327 break;
328 case SD1_LSHFT_MODE:
329 puts("LVL_SHFT_");
330 fallthrough;
331 case SD_MODE1:
332 puts("SD_MODE1\n");
333 if (uclass_get_device_by_name(UCLASS_MMC,
334 "mmc@f1050000", &dev)) {
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530335 debug("SD1 driver for SD1 device is not present\n");
336 break;
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600337 }
338 debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev));
339
340 mode = "mmc";
341 bootseq = dev_seq(dev);
342 break;
343 default:
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600344 printf("Invalid Boot Mode:0x%x\n", bootmode);
345 break;
346 }
347
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530348 if (mode) {
349 if (bootseq >= 0) {
350 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
351 debug("Bootseq len: %x\n", bootseq_len);
352 }
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600353
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530354 /*
355 * One terminating char + one byte for space between mode
356 * and default boot_targets
357 */
358 env_targets = env_get("boot_targets");
359 if (env_targets)
360 env_targets_len = strlen(env_targets);
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600361
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530362 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
363 bootseq_len);
364 if (!new_targets)
365 return -ENOMEM;
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600366
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530367 if (bootseq >= 0)
368 sprintf(new_targets, "%s%x %s", mode, bootseq,
369 env_targets ? env_targets : "");
370 else
371 sprintf(new_targets, "%s %s", mode,
372 env_targets ? env_targets : "");
Ashok Reddy Somaa7a5a1b2023-05-16 08:47:53 -0600373
Venkatesh Yadav Abbarapu2c81c1d2023-09-04 08:50:33 +0530374 env_set("boot_targets", new_targets);
375 }
Michal Simekb1634762023-09-05 13:30:07 +0200376
377 return 0;
378}
379
380int board_late_init(void)
381{
382 int ret;
383
384 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
385 debug("Saved variables - Skipping\n");
386 return 0;
387 }
388
389 if (!IS_ENABLED(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG))
390 return 0;
391
392 if (IS_ENABLED(CONFIG_DISTRO_DEFAULTS)) {
393 ret = boot_targets_setup();
394 if (ret)
395 return ret;
396 }
397
Michal Simek2e53eb22022-09-19 14:21:02 +0200398 return board_late_init_xilinx();
399}
400
401int dram_init_banksize(void)
402{
403 int ret;
404
405 ret = fdtdec_setup_memory_banksize();
406 if (ret)
407 return ret;
408
409 mem_map_fill();
410
411 return 0;
412}
413
414int dram_init(void)
415{
416 int ret;
417
Simon Glassea0ada32023-02-05 15:40:57 -0700418 if (IS_ENABLED(CONFIG_SYS_MEM_RSVD_FOR_MMU))
Michal Simek2e53eb22022-09-19 14:21:02 +0200419 ret = fdtdec_setup_mem_size_base();
420 else
421 ret = fdtdec_setup_mem_size_base_lowest();
422
423 if (ret)
424 return -EINVAL;
425
426 return 0;
427}
428
429void reset_cpu(void)
430{
431}
Venkatesh Yadav Abbarapufc4884b2024-03-12 17:04:21 +0530432
Michal Simekf3a541f2024-03-22 12:43:17 +0100433#if defined(CONFIG_ENV_IS_NOWHERE)
Venkatesh Yadav Abbarapufc4884b2024-03-12 17:04:21 +0530434enum env_location env_get_location(enum env_operation op, int prio)
435{
436 u8 bootmode = versal_net_get_bootmode();
437
438 if (prio)
439 return ENVL_UNKNOWN;
440
441 switch (bootmode) {
442 case EMMC_MODE:
443 case SD_MODE:
444 case SD1_LSHFT_MODE:
445 case SD_MODE1:
446 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
447 return ENVL_FAT;
448 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
449 return ENVL_EXT4;
450 return ENVL_NOWHERE;
451 case OSPI_MODE:
452 case QSPI_MODE_24BIT:
453 case QSPI_MODE_32BIT:
454 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
455 return ENVL_SPI_FLASH;
456 return ENVL_NOWHERE;
457 case JTAG_MODE:
458 case SELECTMAP_MODE:
459 default:
460 return ENVL_NOWHERE;
461 }
462}
Michal Simekf3a541f2024-03-22 12:43:17 +0100463#endif