blob: 6a32bc649a5a7f67cc87557a57e60258ad3c8f8f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocherac1956e2006-04-20 08:42:42 +02002/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00003 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02004 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02005 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02006 */
7
Jens Scharsig2686eff2012-05-02 00:57:08 +00008#ifndef _CONFIG_EB_CPU5282_H_
9#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020010
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020012
Jens Scharsig772d9b02009-07-24 10:31:48 +020013/*----------------------------------------------------------------------*
14 * High Level Configuration Options (easy to change) *
15 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020016
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020017#define CONFIG_SYS_UART_PORT (0)
Heiko Schocherac1956e2006-04-20 08:42:42 +020018
Jens Scharsig772d9b02009-07-24 10:31:48 +020019#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020020
Jens Scharsig772d9b02009-07-24 10:31:48 +020021/*----------------------------------------------------------------------*
22 * Options *
23 *----------------------------------------------------------------------*/
24
25#define CONFIG_BOOT_RETRY_TIME -1
26#define CONFIG_RESET_TO_RETRY
Jens Scharsig772d9b02009-07-24 10:31:48 +020027
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000028#define CONFIG_HW_WATCHDOG
29
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000030#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000031
Jens Scharsig772d9b02009-07-24 10:31:48 +020032/*----------------------------------------------------------------------*
33 * Configuration for environment *
34 * Environment is in the second sector of the first 256k of flash *
35 *----------------------------------------------------------------------*/
36
Jon Loeligerdbb2b542007-07-07 20:56:05 -050037/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050038 * BOOTP options
39 */
40#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligerf5709d12007-07-10 09:02:57 -050041
TsiChung Liew26c9f3c2008-07-09 15:21:44 -050042#define CONFIG_MCFTMR
43
Jens Scharsig772d9b02009-07-24 10:31:48 +020044#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig772d9b02009-07-24 10:31:48 +020045#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocherac1956e2006-04-20 08:42:42 +020046
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047/*#define CONFIG_SYS_DRAM_TEST 1 */
48#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020049
Jens Scharsig772d9b02009-07-24 10:31:48 +020050/*----------------------------------------------------------------------*
51 * Clock and PLL Configuration *
52 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000053#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020054
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000055/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020056
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000057#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020058#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020059
Jens Scharsig772d9b02009-07-24 10:31:48 +020060/*----------------------------------------------------------------------*
61 * Network *
62 *----------------------------------------------------------------------*/
63
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010064#ifdef CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +020065#define CONFIG_MII_INIT 1
66#define CONFIG_SYS_DISCOVER_PHY
67#define CONFIG_SYS_RX_ETH_BUFFER 8
68#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jens Scharsig772d9b02009-07-24 10:31:48 +020069#define CONFIG_OVERWRITE_ETHADDR_ONCE
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010070#endif
Jens Scharsig772d9b02009-07-24 10:31:48 +020071
72/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +020073 * Low Level Configuration Settings
74 * (address mappings, register initial values, etc.)
75 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +020076 *-----------------------------------------------------------------------*/
77
78#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +020079
Heiko Schocherac1956e2006-04-20 08:42:42 +020080/*-----------------------------------------------------------------------
81 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +020082 *-----------------------------------------------------------------------*/
83
84#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000085#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig772d9b02009-07-24 10:31:48 +020086#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +020087 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac1956e2006-04-20 08:42:42 +020089
90/*-----------------------------------------------------------------------
91 * Start addresses for the final memory configuration
92 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +020094 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000095#define CONFIG_SYS_SDRAM_BASE0 0x00000000
96#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +020097
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000098#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
99#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocherac1956e2006-04-20 08:42:42 +0200103
104/*
105 * For booting Linux, the board info and command line data
106 * have to be in the first 8 MB of memory, since this is
107 * the maximum mapped by the Linux kernel during initialization ??
108 */
Jens Scharsig772d9b02009-07-24 10:31:48 +0200109#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200110
111/*-----------------------------------------------------------------------
112 * FLASH organization
113 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000114#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +0200115
116#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
117#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
118#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
119
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000120#define CONFIG_SYS_MAX_FLASH_SECT 128
121#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200123
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000124#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
125#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
126
127#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
128
Heiko Schocherac1956e2006-04-20 08:42:42 +0200129/*-----------------------------------------------------------------------
130 * Cache Configuration
131 */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200132
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600133#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200134 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600135#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200136 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600137#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
138#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
139 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
140 CF_ACR_EN | CF_ACR_SM_ALL)
141#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
142 CF_CACR_CEIB | CF_CACR_DBWE | \
143 CF_CACR_EUSP)
144
Heiko Schocherac1956e2006-04-20 08:42:42 +0200145/*-----------------------------------------------------------------------
146 * Memory bank definitions
147 */
148
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000149#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000150#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000151#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200152
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000153#define CONFIG_SYS_CS2_BASE 0xE0000000
154#define CONFIG_SYS_CS2_CTRL 0x00001980
155#define CONFIG_SYS_CS2_MASK 0x000F0001
156
157#define CONFIG_SYS_CS3_BASE 0xE0100000
158#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000159#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200160
161/*-----------------------------------------------------------------------
162 * Port configuration
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
165#define CONFIG_SYS_PADDR 0x0000000
166#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
169#define CONFIG_SYS_PBDDR 0x0000000
170#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
173#define CONFIG_SYS_PCDDR 0x0000000
174#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
177#define CONFIG_SYS_PCDDR 0x0000000
178#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200179
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000180#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200182#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_DDRUA 0x05
184#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200185
186/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000187 * I2C
188 */
189
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000190#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
191
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000192#ifdef CONFIG_CMD_DATE
193#define CONFIG_RTC_DS1338
194#define CONFIG_I2C_RTC_ADDR 0x68
195#endif
196
197/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200198 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200199 */
200
Jens Scharsig772d9b02009-07-24 10:31:48 +0200201#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
202#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000203#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200204
205#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
206#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
207#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
208
209#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
210#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
211#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
212
213#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
214#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
215#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
216
217#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
218#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
219#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200220
Heiko Schocherac1956e2006-04-20 08:42:42 +0200221#endif /* _CONFIG_M5282EVB_H */
222/*---------------------------------------------------------------------*/