blob: 0e58e7e102442877504614ebff5397e74a0012fe [file] [log] [blame]
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001/*
2 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/************************************************************************
24 * 1 january 2005 Alain Saurel <asaurel@amcc.com>
25 * Adapted to current Das U-Boot source
26 ***********************************************************************/
27/************************************************************************
28 * yucca.h - configuration for AMCC 440SPe Ref (yucca)
29 ***********************************************************************/
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34#define DEBUG
35#undef DEBUG
36
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020037/*-----------------------------------------------------------------------
38 * High Level Configuration Options
39 *----------------------------------------------------------------------*/
40#define CONFIG_4xx 1 /* ... PPC4xx family */
41#define CONFIG_440 1 /* ... PPC440 family */
42#define CONFIG_440SPE 1 /* Specifc SPe support */
43#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
44#undef CFG_DRAM_TEST /* Disable-takes long time */
45#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
46#define EXTCLK_33_33 33333333
47#define EXTCLK_66_66 66666666
48#define EXTCLK_50 50000000
49#define EXTCLK_83 83333333
50
51#define CONFIG_IBM_EMAC4_V4 1
52#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
53#undef CONFIG_SHOW_BOOT_PROGRESS
54#undef CONFIG_STRESS
55#undef ENABLE_ECC
56/*-----------------------------------------------------------------------
57 * Base addresses -- Note these are effective addresses where the
58 * actual resources get mapped (not physical addresses)
59 *----------------------------------------------------------------------*/
60#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
61#define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */
62#define CFG_MONITOR_BASE 0xfffb0000 /* start of monitor */
63#define CFG_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
64#define CFG_ISRAM_BASE 0x90000000 /* internal SRAM */
65
66#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
67#define CFG_PCI_MEMBASE1 0x90000000 /* mapped pci memory */
68#define CFG_PCI_MEMBASE2 0xa0000000 /* mapped pci memory */
69#define CFG_PCI_MEMBASE3 0xb0000000 /* mapped pci memory */
70
71#define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
72#define CFG_PCI_TARGBASE 0x80000000 /*PCIaddr mapped to CFG_PCI_MEMBASE*/
73
74/* #define CFG_PCI_BASE_IO 0xB8000000 */ /* internal PCI I-O */
75/* #define CFG_PCI_BASE_REGS 0xBEC00000 */ /* internal PCI regs */
76/* #define CFG_PCI_BASE_CYCLE 0xBED00000 */ /* internal PCI regs */
77
Marian Balakowicz9aa6d722006-07-04 00:55:47 +020078/* System RAM mapped to PCI space */
79#define CONFIG_PCI_SYS_MEM_BUS CFG_SDRAM_BASE
80#define CONFIG_PCI_SYS_MEM_PHYS CFG_SDRAM_BASE
81#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
82
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020083#define CFG_FPGA_BASE 0xe2000000 /* epld */
84#define CFG_OPER_FLASH 0xe7000000 /* SRAM - OPER Flash */
85
86/* #define CFG_NVRAM_BASE_ADDR 0x08000000 */
87/*-----------------------------------------------------------------------
88 * Initial RAM & stack pointer (placed in internal SRAM)
89 *----------------------------------------------------------------------*/
90#define CFG_TEMP_STACK_OCM 1
91#define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
92#define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
93#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
94#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
95
96#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
97#define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
98#define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
99
100#define CFG_MONITOR_LEN (320 * 1024) /* Reserve 320 kB for Mon */
101#define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc */
102
103/*-----------------------------------------------------------------------
104 * Serial Port
105 *----------------------------------------------------------------------*/
106#define CONFIG_SERIAL_MULTI 1
107#undef CONFIG_UART1_CONSOLE
108
109#undef CONFIG_SERIAL_SOFTWARE_FIFO
110#undef CFG_EXT_SERIAL_CLOCK
111/* #define CFG_EXT_SERIAL_CLOCK (1843200 * 6) */ /* Ext clk @ 11.059 MHz */
112
113#define CONFIG_BAUDRATE 115200
114
115#define CFG_BAUDRATE_TABLE \
116 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
117
118/*-----------------------------------------------------------------------
119 * DDR SDRAM
120 *----------------------------------------------------------------------*/
121#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
122#define SPD_EEPROM_ADDRESS {0x53, 0x52} /* SPD i2c spd addresses */
123#define IIC0_DIMM0_ADDR 0x53
124#define IIC0_DIMM1_ADDR 0x52
125
126/*-----------------------------------------------------------------------
127 * I2C
128 *----------------------------------------------------------------------*/
129#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
130#undef CONFIG_SOFT_I2C /* I2C bit-banged */
131#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
132#define CFG_I2C_SLAVE 0x7F
133
134#define IIC0_BOOTPROM_ADDR 0x50
135#define IIC0_ALT_BOOTPROM_ADDR 0x54
136
137/* Don't probe these addrs */
138#define CFG_I2C_NOPROBES {0x50, 0x52, 0x53, 0x54}
139
140/* #if (CONFIG_COMMANDS & CFG_CMD_EEPROM) */
141/* #define CFG_I2C_EEPROM_ADDR 0x50 */ /* I2C boot EEPROM */
142#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
143/* #endif */
144
145/*-----------------------------------------------------------------------
146 * Environment
147 *----------------------------------------------------------------------*/
148/* #define CFG_NVRAM_SIZE (0x2000 - 8) */ /* NVRAM size(8k)- RTC regs */
149
150#undef CFG_ENV_IS_IN_NVRAM /* ... not in NVRAM */
151#define CFG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
152#undef CFG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
153#define CONFIG_ENV_OVERWRITE 1
154
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200155#define CONFIG_PREBOOT "echo;" \
156 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
157 "echo"
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200158
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200159#undef CONFIG_BOOTARGS
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200160
161#define CONFIG_EXTRA_ENV_SETTINGS \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200162 "netdev=eth0\0" \
163 "hostname=yucca\0" \
164 "nfsargs=setenv bootargs root=/dev/nfs rw " \
165 "nfsroot=${serverip}:${rootpath}\0" \
166 "ramargs=setenv bootargs root=/dev/ram rw\0" \
167 "addip=setenv bootargs ${bootargs} " \
168 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
169 ":${hostname}:${netdev}:off panic=1\0" \
170 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
171 "flash_nfs=run nfsargs addip addtty;" \
172 "bootm ${kernel_addr}\0" \
173 "flash_self=run ramargs addip addtty;" \
174 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
175 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
176 "bootm\0" \
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200177 "rootpath=/opt/eldk/ppc_4xx\0" \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200178 "bootfile=yucca/uImage\0" \
179 "kernel_addr=E7F10000\0" \
180 "ramdisk_addr=E7F20000\0" \
181 "load=tftp 100000 yuca/u-boot.bin\0" \
182 "update=protect off 2:4-7;era 2:4-7;" \
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200183 "cp.b ${fileaddr} FFFB0000 ${filesize};" \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200184 "setenv filesize;saveenv\0" \
185 "upd=run load;run update\0" \
186 ""
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200187#define CONFIG_BOOTCOMMAND "run flash_self"
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200188
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200189#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
190
191#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
192#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
193
194#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
195 CFG_CMD_ASKENV | \
196 CFG_CMD_EEPROM | \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200197 CFG_CMD_DHCP | \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200198 CFG_CMD_DIAG | \
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200199 CFG_CMD_ELF | \
200 CFG_CMD_I2C | \
201 CFG_CMD_IRQ | \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200202 CFG_CMD_MII | \
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200203 CFG_CMD_NET | \
204 CFG_CMD_NFS | \
205 CFG_CMD_PCI | \
206 CFG_CMD_PING | \
207 CFG_CMD_REGINFO | \
208 CFG_CMD_SDRAM )
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200209
210/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
211#include <cmd_confdefs.h>
212
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200213#define CONFIG_MII 1 /* MII PHY management */
214#undef CONFIG_NET_MULTI
215#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
216#define CONFIG_HAS_ETH0
217#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
218#define CONFIG_PHY_RESET_DELAY 1000
219#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
220#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
221#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
222
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200223#undef CONFIG_WATCHDOG /* watchdog disabled */
224
225/*
226 * Miscellaneous configurable options
227 */
228#define CFG_LONGHELP /* undef to save memory */
229#define CFG_PROMPT "=> " /* Monitor Command Prompt */
230
231#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
232#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
233#else
234#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
235#endif
236#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
237#define CFG_MAXARGS 16 /* max number of command args */
238#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
239
240#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
241#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
242
243#define CFG_LOAD_ADDR 0x100000 /* default load address */
244#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
245
Marian Balakowiczbe9463b2006-07-06 21:17:24 +0200246#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200247
248/*-----------------------------------------------------------------------
249 * FLASH related
250 *----------------------------------------------------------------------*/
251#define CFG_MAX_FLASH_BANKS 3 /* number of banks */
252#define CFG_MAX_FLASH_SECT 256 /* sectors per device */
253
254#undef CFG_FLASH_CHECKSUM
255#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
256#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
257
258#define CFG_FLASH_ADDR0 0x5555
259#define CFG_FLASH_ADDR1 0x2aaa
260#define CFG_FLASH_WORD_SIZE unsigned char
261
262#define CFG_FLASH_2ND_16BIT_DEV 1 /* evb440SPe has 8 and 16bit device */
263#define CFG_FLASH_2ND_ADDR 0xe7c00000 /* evb440SPe has 8 and 16bit device*/
264
265#ifdef CFG_ENV_IS_IN_FLASH
266#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
267#define CFG_ENV_ADDR 0xfffa0000
268/* #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE) */
269#define CFG_ENV_SIZE 0x10000 /* Size of Environment vars */
270#endif /* CFG_ENV_IS_IN_FLASH */
271/*-----------------------------------------------------------------------
272 * PCI stuff
273 *-----------------------------------------------------------------------
274 */
275/* General PCI */
276#define CONFIG_PCI /* include pci support */
277#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200278#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200279#undef CONFIG_PCI_CONFIG_HOST_BRIDGE
280
281/* Board-specific PCI */
282#define CFG_PCI_PRE_INIT 1 /* enable board pci_pre_init() */
283#define CFG_PCI_TARGET_INIT /* let board init pci target */
284#undef CFG_PCI_MASTER_INIT
285
286#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
287#define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
288/* #define CFG_PCI_SUBSYS_ID CFG_PCI_SUBSYS_DEVICEID */
289
290/*
291 * NETWORK Support (PCI):
292 */
293/* Support for Intel 82557/82559/82559ER chips. */
294#define CONFIG_EEPRO100
295/*
296 * For booting Linux, the board info and command line data
297 * have to be in the first 8 MB of memory, since this is
298 * the maximum mapped by the Linux kernel during initialization.
299 */
300#define CFG_BOOTMAPSZ (8 << 20) /*Initial Memory map for Linux*/
301/*-----------------------------------------------------------------------
302 * Cache Configuration
303 */
304#define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
305#define CFG_CACHELINE_SIZE 32 /* ... */
306#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
307#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
308#endif
309
310/*
311 * Internal Definitions
312 *
313 * Boot Flags
314 */
315#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
316#define BOOTFLAG_WARM 0x02 /* Software reboot */
317
318#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
319#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
320#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
321#endif
322
323/* FB Divisor selection */
324#define FPGA_FB_DIV_6 6
325#define FPGA_FB_DIV_10 10
326#define FPGA_FB_DIV_12 12
327#define FPGA_FB_DIV_20 20
328
329/* VCO Divisor selection */
330#define FPGA_VCO_DIV_4 4
331#define FPGA_VCO_DIV_6 6
332#define FPGA_VCO_DIV_8 8
333#define FPGA_VCO_DIV_10 10
334
335/*----------------------------------------------------------------------------+
336| FPGA registers and bit definitions
337+----------------------------------------------------------------------------*/
338/* PowerPC 440SPe Board FPGA is reached with physical address 0x1 E2000000. */
339/* TLB initialization makes it correspond to logical address 0xE2000000. */
340/* => Done init_chip.s in bootlib */
341#define FPGA_REG_BASE_ADDR 0xE2000000
342#define FPGA_GPIO_BASE_ADDR 0xE2010000
343#define FPGA_INT_BASE_ADDR 0xE2020000
344
345/*----------------------------------------------------------------------------+
346| Display
347+----------------------------------------------------------------------------*/
348#define PPC440SPE_DISPLAY FPGA_REG_BASE_ADDR
349
350#define PPC440SPE_DISPLAY_D8 (FPGA_REG_BASE_ADDR+0x06)
351#define PPC440SPE_DISPLAY_D4 (FPGA_REG_BASE_ADDR+0x04)
352#define PPC440SPE_DISPLAY_D2 (FPGA_REG_BASE_ADDR+0x02)
353#define PPC440SPE_DISPLAY_D1 (FPGA_REG_BASE_ADDR+0x00)
354/*define WRITE_DISPLAY_DIGIT(n) IOREG8(FPGA_REG_BASE_ADDR + (2*n))*/
355/*#define IOREG8(addr) *((volatile unsigned char *)(addr))*/
356
357/*----------------------------------------------------------------------------+
358| ethernet/reset/boot Register 1
359+----------------------------------------------------------------------------*/
360#define FPGA_REG10 (FPGA_REG_BASE_ADDR+0x10)
361
362#define FPGA_REG10_10MHZ_ENABLE 0x8000
363#define FPGA_REG10_100MHZ_ENABLE 0x4000
364#define FPGA_REG10_GIGABIT_ENABLE 0x2000
365#define FPGA_REG10_FULL_DUPLEX 0x1000 /* force Full Duplex*/
366#define FPGA_REG10_RESET_ETH 0x0800
367#define FPGA_REG10_AUTO_NEG_DIS 0x0400
368#define FPGA_REG10_INTP_ETH 0x0200
369
370#define FPGA_REG10_RESET_HISR 0x0080
371#define FPGA_REG10_ENABLE_DISPLAY 0x0040
372#define FPGA_REG10_RESET_SDRAM 0x0020
373#define FPGA_REG10_OPER_BOOT 0x0010
374#define FPGA_REG10_SRAM_BOOT 0x0008
375#define FPGA_REG10_SMALL_BOOT 0x0004
376#define FPGA_REG10_FORCE_COLA 0x0002
377#define FPGA_REG10_COLA_MANUAL 0x0001
378
379#define FPGA_REG10_SDRAM_ENABLE 0x0020
380
381#define FPGA_REG10_ENET_ENCODE2(n) ((((unsigned long)(n))&0x0F)<<4) /*from ocotea ?*/
382#define FPGA_REG10_ENET_DECODE2(n) ((((unsigned long)(n))>>4)&0x0F) /*from ocotea ?*/
383
384/*----------------------------------------------------------------------------+
385| MUX control
386+----------------------------------------------------------------------------*/
387#define FPGA_REG12 (FPGA_REG_BASE_ADDR+0x12)
388
389#define FPGA_REG12_EBC_CTL 0x8000
390#define FPGA_REG12_UART1_CTS_RTS 0x4000
391#define FPGA_REG12_UART0_RX_ENABLE 0x2000
392#define FPGA_REG12_UART1_RX_ENABLE 0x1000
393#define FPGA_REG12_UART2_RX_ENABLE 0x0800
394#define FPGA_REG12_EBC_OUT_ENABLE 0x0400
395#define FPGA_REG12_GPIO0_OUT_ENABLE 0x0200
396#define FPGA_REG12_GPIO1_OUT_ENABLE 0x0100
397#define FPGA_REG12_GPIO_SELECT 0x0010
398#define FPGA_REG12_GPIO_CHREG 0x0008
399#define FPGA_REG12_GPIO_CLK_CHREG 0x0004
400#define FPGA_REG12_GPIO_OETRI 0x0002
401#define FPGA_REG12_EBC_ERROR 0x0001
402
403/*----------------------------------------------------------------------------+
404| PCI Clock control
405+----------------------------------------------------------------------------*/
406#define FPGA_REG16 (FPGA_REG_BASE_ADDR+0x16)
407
408#define FPGA_REG16_PCI_CLK_CTL0 0x8000
409#define FPGA_REG16_PCI_CLK_CTL1 0x4000
410#define FPGA_REG16_PCI_CLK_CTL2 0x2000
411#define FPGA_REG16_PCI_CLK_CTL3 0x1000
412#define FPGA_REG16_PCI_CLK_CTL4 0x0800
413#define FPGA_REG16_PCI_CLK_CTL5 0x0400
414#define FPGA_REG16_PCI_CLK_CTL6 0x0200
415#define FPGA_REG16_PCI_CLK_CTL7 0x0100
416#define FPGA_REG16_PCI_CLK_CTL8 0x0080
417#define FPGA_REG16_PCI_CLK_CTL9 0x0040
418#define FPGA_REG16_PCI_EXT_ARB0 0x0020
419#define FPGA_REG16_PCI_MODE_1 0x0010
420#define FPGA_REG16_PCI_TARGET_MODE 0x0008
421#define FPGA_REG16_PCI_INTP_MODE 0x0004
422
423/* FB1 Divisor selection */
424#define FPGA_REG16_FB2_DIV_MASK 0x1000
425#define FPGA_REG16_FB2_DIV_LOW 0x0000
426#define FPGA_REG16_FB2_DIV_HIGH 0x1000
427/* FB2 Divisor selection */
428/* S3 switch on Board */
429#define FPGA_REG16_FB1_DIV_MASK 0x2000
430#define FPGA_REG16_FB1_DIV_LOW 0x0000
431#define FPGA_REG16_FB1_DIV_HIGH 0x2000
432/* PCI0 Clock Selection */
433/* S3 switch on Board */
434#define FPGA_REG16_PCI0_CLK_MASK 0x0c00
435#define FPGA_REG16_PCI0_CLK_33_33 0x0000
436#define FPGA_REG16_PCI0_CLK_66_66 0x0800
437#define FPGA_REG16_PCI0_CLK_100 0x0400
438#define FPGA_REG16_PCI0_CLK_133_33 0x0c00
439/* VCO Divisor selection */
440/* S3 switch on Board */
441#define FPGA_REG16_VCO_DIV_MASK 0xc000
442#define FPGA_REG16_VCO_DIV_4 0x0000
443#define FPGA_REG16_VCO_DIV_8 0x4000
444#define FPGA_REG16_VCO_DIV_6 0x8000
445#define FPGA_REG16_VCO_DIV_10 0xc000
446/* Master Clock Selection */
447/* S3, S4 switches on Board */
448#define FPGA_REG16_MASTER_CLK_MASK 0x01c0
449#define FPGA_REG16_MASTER_CLK_EXT 0x0000
450#define FPGA_REG16_MASTER_CLK_66_66 0x0040
451#define FPGA_REG16_MASTER_CLK_50 0x0080
452#define FPGA_REG16_MASTER_CLK_33_33 0x00c0
453#define FPGA_REG16_MASTER_CLK_25 0x0100
454
455/*----------------------------------------------------------------------------+
456| PCI Miscellaneous
457+----------------------------------------------------------------------------*/
458#define FPGA_REG18 (FPGA_REG_BASE_ADDR+0x18)
459
460#define FPGA_REG18_PCI_PRSNT1 0x8000
461#define FPGA_REG18_PCI_PRSNT2 0x4000
462#define FPGA_REG18_PCI_INTA 0x2000
463#define FPGA_REG18_PCI_SLOT0_INTP 0x1000
464#define FPGA_REG18_PCI_SLOT1_INTP 0x0800
465#define FPGA_REG18_PCI_SLOT2_INTP 0x0400
466#define FPGA_REG18_PCI_SLOT3_INTP 0x0200
467#define FPGA_REG18_PCI_PCI0_VC 0x0100
468#define FPGA_REG18_PCI_PCI0_VTH1 0x0080
469#define FPGA_REG18_PCI_PCI0_VTH2 0x0040
470#define FPGA_REG18_PCI_PCI0_VTH3 0x0020
471
472/*----------------------------------------------------------------------------+
473| PCIe Miscellaneous
474+----------------------------------------------------------------------------*/
475#define FPGA_REG1A (FPGA_REG_BASE_ADDR+0x1A)
476
477#define FPGA_REG1A_PE0_GLED 0x8000
478#define FPGA_REG1A_PE1_GLED 0x4000
479#define FPGA_REG1A_PE2_GLED 0x2000
480#define FPGA_REG1A_PE0_YLED 0x1000
481#define FPGA_REG1A_PE1_YLED 0x0800
482#define FPGA_REG1A_PE2_YLED 0x0400
483#define FPGA_REG1A_PE0_PWRON 0x0200
484#define FPGA_REG1A_PE1_PWRON 0x0100
485#define FPGA_REG1A_PE2_PWRON 0x0080
486#define FPGA_REG1A_PE0_REFCLK_ENABLE 0x0040
487#define FPGA_REG1A_PE1_REFCLK_ENABLE 0x0020
488#define FPGA_REG1A_PE2_REFCLK_ENABLE 0x0010
489#define FPGA_REG1A_PE_SPREAD0 0x0008
490#define FPGA_REG1A_PE_SPREAD1 0x0004
491#define FPGA_REG1A_PE_SELSOURCE_0 0x0002
492#define FPGA_REG1A_PE_SELSOURCE_1 0x0001
493
494/*----------------------------------------------------------------------------+
495| PCIe Miscellaneous
496+----------------------------------------------------------------------------*/
497#define FPGA_REG1C (FPGA_REG_BASE_ADDR+0x1C)
498
499#define FPGA_REG1C_PE0_ROOTPOINT 0x8000
500#define FPGA_REG1C_PE1_ENDPOINT 0x4000
501#define FPGA_REG1C_PE2_ENDPOINT 0x2000
502#define FPGA_REG1C_PE0_PRSNT 0x1000
503#define FPGA_REG1C_PE1_PRSNT 0x0800
504#define FPGA_REG1C_PE2_PRSNT 0x0400
505#define FPGA_REG1C_PE0_WAKE 0x0080
506#define FPGA_REG1C_PE1_WAKE 0x0040
507#define FPGA_REG1C_PE2_WAKE 0x0020
508#define FPGA_REG1C_PE0_PERST 0x0010
509#define FPGA_REG1C_PE1_PERST 0x0080
510#define FPGA_REG1C_PE2_PERST 0x0040
511
512/*----------------------------------------------------------------------------+
513| Defines
514+----------------------------------------------------------------------------*/
515#define PERIOD_133_33MHZ 7500 /* 7,5ns */
516#define PERIOD_100_00MHZ 10000 /* 10ns */
517#define PERIOD_83_33MHZ 12000 /* 12ns */
518#define PERIOD_75_00MHZ 13333 /* 13,333ns */
519#define PERIOD_66_66MHZ 15000 /* 15ns */
520#define PERIOD_50_00MHZ 20000 /* 20ns */
521#define PERIOD_33_33MHZ 30000 /* 30ns */
522#define PERIOD_25_00MHZ 40000 /* 40ns */
523
524/*---------------------------------------------------------------------------*/
525
526#endif /* __CONFIG_H */