blob: fcf43796276889c652cea2a3f0de867690bfe9ef [file] [log] [blame]
Rafal Jaworowski384da5e2005-10-17 02:39:53 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Kim Phillips57a2af32009-07-18 18:42:13 -05004 * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
Rafal Jaworowski384da5e2005-10-17 02:39:53 +02005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 *
24 */
25
26#include <asm/mmu.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050027#include <asm/io.h>
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020028#include <common.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050029#include <mpc83xx.h>
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020030#include <pci.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050031#include <i2c.h>
32#include <asm/fsl_i2c.h>
Wolfgang Denk95593572009-05-14 23:18:34 +020033
34DECLARE_GLOBAL_DATA_PTR;
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020035
Kim Phillips57a2af32009-07-18 18:42:13 -050036static struct pci_region pci1_regions[] = {
37 {
38 bus_start: CONFIG_SYS_PCI1_MEM_BASE,
39 phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
40 size: CONFIG_SYS_PCI1_MEM_SIZE,
41 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020042 },
Kim Phillips57a2af32009-07-18 18:42:13 -050043 {
44 bus_start: CONFIG_SYS_PCI1_IO_BASE,
45 phys_start: CONFIG_SYS_PCI1_IO_PHYS,
46 size: CONFIG_SYS_PCI1_IO_SIZE,
47 flags: PCI_REGION_IO
48 },
49 {
50 bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
51 phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
52 size: CONFIG_SYS_PCI1_MMIO_SIZE,
53 flags: PCI_REGION_MEM
54 },
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020055};
56
Kim Phillips57a2af32009-07-18 18:42:13 -050057/*
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020058 * pci_init_board()
59 *
60 * NOTICE: MPC8349 internally has two PCI controllers (PCI1 and PCI2) but since
61 * per TQM834x design physical connections to external devices (PCI sockets)
62 * are routed only to the PCI1 we do not account for the second one - this code
63 * supports PCI1 module only. Should support for the PCI2 be required in the
64 * future it needs a separate pci_controller structure (above) and handling -
65 * please refer to other boards' implementation for dual PCI host controllers,
66 * for example board/Marvell/db64360/pci.c, pci_init_board()
67 *
68 */
69void
70pci_init_board(void)
71{
Kim Phillips57a2af32009-07-18 18:42:13 -050072 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
73 volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
74 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
75 struct pci_region *reg[] = { pci1_regions };
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020076 u32 reg32;
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010077
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020078 /*
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010079 * Configure PCI controller and PCI_CLK_OUTPUT
Kim Phillips57a2af32009-07-18 18:42:13 -050080 *
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020081 * WARNING! only PCI_CLK_OUTPUT1 is enabled here as this is the one
82 * line actually used for clocking all external PCI devices in TQM83xx.
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010083 * Enabling other PCI_CLK_OUTPUT lines may lead to board's hang for
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020084 * unknown reasons - particularly PCI_CLK_OUTPUT6 and PCI_CLK_OUTPUT7
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010085 * are known to hang the board; this issue is under investigation
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020086 * (13 oct 05)
87 */
88 reg32 = OCCR_PCICOE1;
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010089#if 0
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020090 /* enabling all PCI_CLK_OUTPUT lines HANGS the board... */
91 reg32 = 0xff000000;
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010092#endif
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020093 if (clk->spmr & SPMR_CKID) {
94 /* PCI Clock is half CONFIG_83XX_CLKIN so need to set up OCCR
95 * fields accordingly */
96 reg32 |= (OCCR_PCI1CR | OCCR_PCI2CR);
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010097
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020098 reg32 |= (OCCR_PCICD0 | OCCR_PCICD1 | OCCR_PCICD2 \
99 | OCCR_PCICD3 | OCCR_PCICD4 | OCCR_PCICD5 \
100 | OCCR_PCICD6 | OCCR_PCICD7);
101 }
102
103 clk->occr = reg32;
104 udelay(2000);
105
Kim Phillips57a2af32009-07-18 18:42:13 -0500106 /* Configure PCI Local Access Windows */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
Rafal Jaworowskice49c272005-11-17 00:26:18 +0100108 pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M;
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
Rafal Jaworowskice49c272005-11-17 00:26:18 +0100111 pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_16M;
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200112
Kim Phillips57a2af32009-07-18 18:42:13 -0500113 udelay(2000);
Wolfgang Denk95593572009-05-14 23:18:34 +0200114
Kim Phillips57a2af32009-07-18 18:42:13 -0500115 mpc83xx_pci_init(1, reg, 0);
Wolfgang Denk95593572009-05-14 23:18:34 +0200116}