blob: f8292cf378953df96d101995286686f86b574c94 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Mingkai Hua83eab22009-10-28 10:49:31 +08002 * Copyright 2008-2009 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
Kumar Galaf81f89f2008-09-22 14:11:11 -050028#include <asm/cache.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050029#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050031#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
33#include <spd.h>
34#include <miiphy.h>
35#include <libfdt.h>
36#include <spd_sdram.h>
37#include <fdt_support.h>
Jason Jin21181fd2008-10-10 11:41:00 +080038#include <tsec.h>
39#include <netdev.h>
Wolfgang Denk51068622009-01-28 09:25:31 +010040#include <sata.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050041
42#include "../common/pixis.h"
Jason Jin21181fd2008-10-10 11:41:00 +080043#include "../common/sgmii_riser.h"
Kumar Galafd83aa82008-07-25 13:31:05 -050044
Kumar Galafd83aa82008-07-25 13:31:05 -050045phys_size_t fixed_sdram(void);
46
Andy Fleming6843a6e2008-10-30 16:51:33 -050047int board_early_init_f (void)
48{
49#ifdef CONFIG_MMC
50 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
51
52 setbits_be32(&gur->pmuxcr,
53 (MPC85xx_PMUXCR_SD_DATA |
54 MPC85xx_PMUXCR_SDHC_CD |
55 MPC85xx_PMUXCR_SDHC_WP));
56
57#endif
58 return 0;
59}
60
Kumar Galafd83aa82008-07-25 13:31:05 -050061int checkboard (void)
62{
Kumar Galae21db032009-07-14 22:42:01 -050063 u8 vboot;
64 u8 *pixis_base = (u8 *)PIXIS_BASE;
65
66 puts("Board: MPC8536DS ");
67#ifdef CONFIG_PHYS_64BIT
68 puts("(36-bit addrmap) ");
69#endif
70
71 printf ("Sys ID: 0x%02x, "
72 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
73 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
74 in_8(pixis_base + PIXIS_PVER));
75
76 vboot = in_8(pixis_base + PIXIS_VBOOT);
77 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
78 case PIXIS_VBOOT_LBMAP_NOR0:
79 puts ("vBank: 0\n");
80 break;
81 case PIXIS_VBOOT_LBMAP_NOR1:
82 puts ("vBank: 1\n");
83 break;
84 case PIXIS_VBOOT_LBMAP_NOR2:
85 puts ("vBank: 2\n");
86 break;
87 case PIXIS_VBOOT_LBMAP_NOR3:
88 puts ("vBank: 3\n");
89 break;
90 case PIXIS_VBOOT_LBMAP_PJET:
91 puts ("Promjet\n");
92 break;
93 case PIXIS_VBOOT_LBMAP_NAND:
94 puts ("NAND\n");
95 break;
96 }
97
Kumar Galafd83aa82008-07-25 13:31:05 -050098 return 0;
99}
100
101phys_size_t
102initdram(int board_type)
103{
104 phys_size_t dram_size = 0;
105
106 puts("Initializing....");
107
108#ifdef CONFIG_SPD_EEPROM
109 dram_size = fsl_ddr_sdram();
Kumar Galafd83aa82008-07-25 13:31:05 -0500110#else
111 dram_size = fixed_sdram();
112#endif
Dave Liu83d43d22008-10-28 17:53:45 +0800113 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
114 dram_size *= 0x100000;
Kumar Galafd83aa82008-07-25 13:31:05 -0500115
Kumar Galafd83aa82008-07-25 13:31:05 -0500116 puts(" DDR: ");
117 return dram_size;
118}
119
120#if !defined(CONFIG_SPD_EEPROM)
121/*
122 * Fixed sdram init -- doesn't use serial presence detect.
123 */
124
125phys_size_t fixed_sdram (void)
126{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Kumar Galafd83aa82008-07-25 13:31:05 -0500128 volatile ccsr_ddr_t *ddr= &immap->im_ddr;
129 uint d_init;
130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
132 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Galafd83aa82008-07-25 13:31:05 -0500133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
135 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
136 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
137 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
138 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
139 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
140 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
141 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
142 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
143 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Galafd83aa82008-07-25 13:31:05 -0500144
145#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
147 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
148 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Galafd83aa82008-07-25 13:31:05 -0500149#endif
150 asm("sync;isync");
151
152 udelay(500);
153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Galafd83aa82008-07-25 13:31:05 -0500155
156#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
157 d_init = 1;
158 debug("DDR - 1st controller: memory initializing\n");
159 /*
160 * Poll until memory is initialized.
161 * 512 Meg at 400 might hit this 200 times or so.
162 */
163 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
164 udelay(1000);
165 }
166 debug("DDR: memory initialized\n\n");
167 asm("sync; isync");
168 udelay(500);
169#endif
170
171 return 512 * 1024 * 1024;
172}
173
174#endif
175
176#ifdef CONFIG_PCI1
177static struct pci_controller pci1_hose;
178#endif
179
180#ifdef CONFIG_PCIE1
181static struct pci_controller pcie1_hose;
182#endif
183
184#ifdef CONFIG_PCIE2
185static struct pci_controller pcie2_hose;
186#endif
187
188#ifdef CONFIG_PCIE3
189static struct pci_controller pcie3_hose;
190#endif
191
Mingkai Hua83eab22009-10-28 10:49:31 +0800192#ifdef CONFIG_PCI
193void pci_init_board(void)
Kumar Galafd83aa82008-07-25 13:31:05 -0500194{
Mingkai Hua83eab22009-10-28 10:49:31 +0800195 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
196 struct fsl_pci_info pci_info[4];
197 u32 devdisr, pordevsr, io_sel, sdrs2_io_sel;
198 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
199 int first_free_busno = 0;
200 int num = 0;
201
202 int pcie_ep, pcie_configured;
Kumar Galafd83aa82008-07-25 13:31:05 -0500203
Mingkai Hua83eab22009-10-28 10:49:31 +0800204 devdisr = in_be32(&gur->devdisr);
205 pordevsr = in_be32(&gur->pordevsr);
206 porpllsr = in_be32(&gur->porpllsr);
207 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
208 sdrs2_io_sel = (pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
209
210 debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x\n",
211 devdisr, sdrs2_io_sel, io_sel);
Kumar Galafd83aa82008-07-25 13:31:05 -0500212
213 if (sdrs2_io_sel == 7)
214 printf(" Serdes2 disalbed\n");
215 else if (sdrs2_io_sel == 4) {
216 printf(" eTSEC1 is in sgmii mode.\n");
217 printf(" eTSEC3 is in sgmii mode.\n");
218 } else if (sdrs2_io_sel == 6)
219 printf(" eTSEC1 is in sgmii mode.\n");
220
Mingkai Hua83eab22009-10-28 10:49:31 +0800221 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500222#ifdef CONFIG_PCIE3
Mingkai Hua83eab22009-10-28 10:49:31 +0800223 pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
Kumar Galafd83aa82008-07-25 13:31:05 -0500224
Mingkai Hua83eab22009-10-28 10:49:31 +0800225 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
226 SET_STD_PCIE_INFO(pci_info[num], 3);
227 pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
228 printf (" PCIE3 connected to Slot3 as %s (base address %lx)\n",
Kumar Galafd83aa82008-07-25 13:31:05 -0500229 pcie_ep ? "End Point" : "Root Complex",
Mingkai Hua83eab22009-10-28 10:49:31 +0800230 pci_info[num].regs);
231 first_free_busno = fsl_pci_init_port(&pci_info[num++],
232 &pcie3_hose, first_free_busno);
Kumar Galafd83aa82008-07-25 13:31:05 -0500233 } else {
234 printf (" PCIE3: disabled\n");
235 }
Mingkai Hua83eab22009-10-28 10:49:31 +0800236
237 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500238#else
Mingkai Hua83eab22009-10-28 10:49:31 +0800239 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
Kumar Galafd83aa82008-07-25 13:31:05 -0500240#endif
241
242#ifdef CONFIG_PCIE1
Mingkai Hua83eab22009-10-28 10:49:31 +0800243 pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
Kumar Galafd83aa82008-07-25 13:31:05 -0500244
245 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
Mingkai Hua83eab22009-10-28 10:49:31 +0800246 SET_STD_PCIE_INFO(pci_info[num], 1);
247 pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
248 printf (" PCIE1 connected to Slot1 as %s (base address %lx)\n",
Kumar Galafd83aa82008-07-25 13:31:05 -0500249 pcie_ep ? "End Point" : "Root Complex",
Mingkai Hua83eab22009-10-28 10:49:31 +0800250 pci_info[num].regs);
251 first_free_busno = fsl_pci_init_port(&pci_info[num++],
252 &pcie1_hose, first_free_busno);
Kumar Galafd83aa82008-07-25 13:31:05 -0500253 } else {
254 printf (" PCIE1: disabled\n");
255 }
Mingkai Hua83eab22009-10-28 10:49:31 +0800256
257 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500258#else
Mingkai Hua83eab22009-10-28 10:49:31 +0800259 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
Kumar Galafd83aa82008-07-25 13:31:05 -0500260#endif
261
262#ifdef CONFIG_PCIE2
Mingkai Hua83eab22009-10-28 10:49:31 +0800263 pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
Kumar Galafd83aa82008-07-25 13:31:05 -0500264
Mingkai Hua83eab22009-10-28 10:49:31 +0800265 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
266 SET_STD_PCIE_INFO(pci_info[num], 2);
267 pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
268 printf (" PCIE2 connected to Slot 2 as %s (base address %lx)\n",
Kumar Galafd83aa82008-07-25 13:31:05 -0500269 pcie_ep ? "End Point" : "Root Complex",
Mingkai Hua83eab22009-10-28 10:49:31 +0800270 pci_info[num].regs);
271 first_free_busno = fsl_pci_init_port(&pci_info[num++],
272 &pcie2_hose, first_free_busno);
Kumar Galafd83aa82008-07-25 13:31:05 -0500273 } else {
274 printf (" PCIE2: disabled\n");
275 }
Mingkai Hua83eab22009-10-28 10:49:31 +0800276
277 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500278#else
Mingkai Hua83eab22009-10-28 10:49:31 +0800279 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
Kumar Galafd83aa82008-07-25 13:31:05 -0500280#endif
281
Kumar Galafd83aa82008-07-25 13:31:05 -0500282#ifdef CONFIG_PCI1
Mingkai Hua83eab22009-10-28 10:49:31 +0800283 pci_speed = 66666000;
284 pci_32 = 1;
285 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
286 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Kumar Galafd83aa82008-07-25 13:31:05 -0500287
Kumar Galafd83aa82008-07-25 13:31:05 -0500288 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Mingkai Hua83eab22009-10-28 10:49:31 +0800289 SET_STD_PCI_INFO(pci_info[num], 1);
290 pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
291 printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Kumar Galafd83aa82008-07-25 13:31:05 -0500292 (pci_32) ? 32 : 64,
293 (pci_speed == 33333000) ? "33" :
294 (pci_speed == 66666000) ? "66" : "unknown",
295 pci_clk_sel ? "sync" : "async",
296 pci_agent ? "agent" : "host",
297 pci_arb ? "arbiter" : "external-arbiter",
Mingkai Hua83eab22009-10-28 10:49:31 +0800298 pci_info[num].regs);
Kumar Galac10a0c42008-10-21 08:28:33 -0500299
Mingkai Hua83eab22009-10-28 10:49:31 +0800300 first_free_busno = fsl_pci_init_port(&pci_info[num++],
301 &pci1_hose, first_free_busno);
Kumar Galafd83aa82008-07-25 13:31:05 -0500302 } else {
303 printf (" PCI: disabled\n");
304 }
Mingkai Hua83eab22009-10-28 10:49:31 +0800305
306 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500307#else
Mingkai Hua83eab22009-10-28 10:49:31 +0800308 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Kumar Galafd83aa82008-07-25 13:31:05 -0500309#endif
310}
Mingkai Hua83eab22009-10-28 10:49:31 +0800311#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500312
Kumar Galafd83aa82008-07-25 13:31:05 -0500313int board_early_init_r(void)
314{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala040e4182009-11-13 09:25:07 -0600316 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Galafd83aa82008-07-25 13:31:05 -0500317
318 /*
319 * Remap Boot flash + PROMJET region to caching-inhibited
320 * so that flash can be erased properly.
321 */
322
Kumar Galaf81f89f2008-09-22 14:11:11 -0500323 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100324 flush_dcache();
325 invalidate_icache();
Kumar Galafd83aa82008-07-25 13:31:05 -0500326
327 /* invalidate existing TLB entry for flash + promjet */
328 disable_tlb(flash_esel);
329
Kumar Gala4be8b572008-12-02 14:19:34 -0600330 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Galafd83aa82008-07-25 13:31:05 -0500331 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
332 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
333
334 return 0;
335}
336
337#ifdef CONFIG_GET_CLK_FROM_ICS307
338/* decode S[0-2] to Output Divider (OD) */
339static unsigned char
340ics307_S_to_OD[] = {
341 10, 2, 8, 4, 5, 7, 3, 6
342};
343
344/* Calculate frequency being generated by ICS307-02 clock chip based upon
345 * the control bytes being programmed into it. */
346/* XXX: This function should probably go into a common library */
347static unsigned long
348ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
349{
350 const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
351 unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
352 unsigned long RDW = cw2 & 0x7F;
353 unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
354 unsigned long freq;
355
356 /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
357
358 /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
359 * cw1: V8 V7 V6 V5 V4 V3 V2 V1
360 * cw2: V0 R6 R5 R4 R3 R2 R1 R0
361 *
362 * R6:R0 = Reference Divider Word (RDW)
363 * V8:V0 = VCO Divider Word (VDW)
364 * S2:S0 = Output Divider Select (OD)
365 * F1:F0 = Function of CLK2 Output
366 * TTL = duty cycle
367 * C1:C0 = internal load capacitance for cyrstal
368 */
369
370 /* Adding 1 to get a "nicely" rounded number, but this needs
371 * more tweaking to get a "properly" rounded number. */
372
373 freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
374
375 debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
376 freq);
377 return freq;
378}
379
380unsigned long
381get_board_sys_clk(ulong dummy)
382{
Kumar Gala146c4b22009-07-22 10:12:39 -0500383 u8 *pixis_base = (u8 *)PIXIS_BASE;
384
Kumar Galafd83aa82008-07-25 13:31:05 -0500385 return ics307_clk_freq (
Kumar Gala146c4b22009-07-22 10:12:39 -0500386 in_8(pixis_base + PIXIS_VSYSCLK0),
387 in_8(pixis_base + PIXIS_VSYSCLK1),
388 in_8(pixis_base + PIXIS_VSYSCLK2)
Kumar Galafd83aa82008-07-25 13:31:05 -0500389 );
390}
391
392unsigned long
393get_board_ddr_clk(ulong dummy)
394{
Kumar Gala146c4b22009-07-22 10:12:39 -0500395 u8 *pixis_base = (u8 *)PIXIS_BASE;
396
Kumar Galafd83aa82008-07-25 13:31:05 -0500397 return ics307_clk_freq (
Kumar Gala146c4b22009-07-22 10:12:39 -0500398 in_8(pixis_base + PIXIS_VDDRCLK0),
399 in_8(pixis_base + PIXIS_VDDRCLK1),
400 in_8(pixis_base + PIXIS_VDDRCLK2)
Kumar Galafd83aa82008-07-25 13:31:05 -0500401 );
402}
403#else
404unsigned long
405get_board_sys_clk(ulong dummy)
406{
407 u8 i;
408 ulong val = 0;
Kumar Gala146c4b22009-07-22 10:12:39 -0500409 u8 *pixis_base = (u8 *)PIXIS_BASE;
Kumar Galafd83aa82008-07-25 13:31:05 -0500410
Kumar Gala146c4b22009-07-22 10:12:39 -0500411 i = in_8(pixis_base + PIXIS_SPD);
Kumar Galafd83aa82008-07-25 13:31:05 -0500412 i &= 0x07;
413
414 switch (i) {
415 case 0:
416 val = 33333333;
417 break;
418 case 1:
419 val = 40000000;
420 break;
421 case 2:
422 val = 50000000;
423 break;
424 case 3:
425 val = 66666666;
426 break;
427 case 4:
428 val = 83333333;
429 break;
430 case 5:
431 val = 100000000;
432 break;
433 case 6:
434 val = 133333333;
435 break;
436 case 7:
437 val = 166666666;
438 break;
439 }
440
441 return val;
442}
443
444unsigned long
445get_board_ddr_clk(ulong dummy)
446{
447 u8 i;
448 ulong val = 0;
Kumar Gala146c4b22009-07-22 10:12:39 -0500449 u8 *pixis_base = (u8 *)PIXIS_BASE;
Kumar Galafd83aa82008-07-25 13:31:05 -0500450
Kumar Gala146c4b22009-07-22 10:12:39 -0500451 i = in_8(pixis_base + PIXIS_SPD);
Kumar Galafd83aa82008-07-25 13:31:05 -0500452 i &= 0x38;
453 i >>= 3;
454
455 switch (i) {
456 case 0:
457 val = 33333333;
458 break;
459 case 1:
460 val = 40000000;
461 break;
462 case 2:
463 val = 50000000;
464 break;
465 case 3:
466 val = 66666666;
467 break;
468 case 4:
469 val = 83333333;
470 break;
471 case 5:
472 val = 100000000;
473 break;
474 case 6:
475 val = 133333333;
476 break;
477 case 7:
478 val = 166666666;
479 break;
480 }
481 return val;
482}
483#endif
484
Mike Frysingere66dc082009-01-27 16:12:21 -0500485int sata_initialize(void)
Jason Jin13bd9e52008-10-10 11:41:01 +0800486{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Jason Jin13bd9e52008-10-10 11:41:01 +0800488 uint sdrs2_io_sel =
489 (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
490 if (sdrs2_io_sel & 0x04)
Mike Frysingere66dc082009-01-27 16:12:21 -0500491 return 1;
Jason Jin13bd9e52008-10-10 11:41:01 +0800492
Mike Frysingere66dc082009-01-27 16:12:21 -0500493 return __sata_initialize();
Jason Jin13bd9e52008-10-10 11:41:01 +0800494}
495
Jason Jin21181fd2008-10-10 11:41:00 +0800496int board_eth_init(bd_t *bis)
497{
498#ifdef CONFIG_TSEC_ENET
499 struct tsec_info_struct tsec_info[2];
500 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
501 int num = 0;
502 uint sdrs2_io_sel =
503 (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
504
505#ifdef CONFIG_TSEC1
506 SET_STD_TSEC_INFO(tsec_info[num], 1);
507 if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
508 tsec_info[num].phyaddr = 0;
509 tsec_info[num].flags |= TSEC_SGMII;
510 }
511 num++;
512#endif
513#ifdef CONFIG_TSEC3
514 SET_STD_TSEC_INFO(tsec_info[num], 3);
515 if (sdrs2_io_sel == 4) {
516 tsec_info[num].phyaddr = 1;
517 tsec_info[num].flags |= TSEC_SGMII;
518 }
519 num++;
520#endif
521
522 if (!num) {
523 printf("No TSECs initialized\n");
524 return 0;
525 }
526
Andy Flemingacaccae2008-12-05 20:10:22 -0600527#ifdef CONFIG_FSL_SGMII_RISER
Jason Jin21181fd2008-10-10 11:41:00 +0800528 if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
529 fsl_sgmii_riser_init(tsec_info, num);
Andy Flemingacaccae2008-12-05 20:10:22 -0600530#endif
Jason Jin21181fd2008-10-10 11:41:00 +0800531
532 tsec_eth_init(bis, tsec_info, num);
533#endif
534 return pci_eth_init(bis);
535}
536
Kumar Galafd83aa82008-07-25 13:31:05 -0500537#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Galac10a0c42008-10-21 08:28:33 -0500538void ft_board_setup(void *blob, bd_t *bd)
539{
Kumar Galafd83aa82008-07-25 13:31:05 -0500540 ft_cpu_setup(blob, bd);
541
Kumar Galafd83aa82008-07-25 13:31:05 -0500542#ifdef CONFIG_PCI1
Kumar Galac10a0c42008-10-21 08:28:33 -0500543 ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
Kumar Galafd83aa82008-07-25 13:31:05 -0500544#endif
545#ifdef CONFIG_PCIE2
Kumar Galac10a0c42008-10-21 08:28:33 -0500546 ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
Kumar Galafd83aa82008-07-25 13:31:05 -0500547#endif
Kumar Galac10a0c42008-10-21 08:28:33 -0500548#ifdef CONFIG_PCIE2
549 ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
Kumar Galafd83aa82008-07-25 13:31:05 -0500550#endif
Kumar Galac10a0c42008-10-21 08:28:33 -0500551#ifdef CONFIG_PCIE1
552 ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
Kumar Galafd83aa82008-07-25 13:31:05 -0500553#endif
Andy Flemingacaccae2008-12-05 20:10:22 -0600554#ifdef CONFIG_FSL_SGMII_RISER
555 fsl_sgmii_riser_fdt_fixup(blob);
556#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500557}
558#endif