blob: 851d767e0dbfb3a71b5f388ca995500796757411 [file] [log] [blame]
Yusuke Godac77aa172008-03-05 14:30:02 +09001/*
2 * SH7780 PCI Controller (PCIC) for U-Boot.
3 * (C) Dustin McIntire (dustin@sensoria.com)
4 * (C) 2007 Nobuhiro Iwamatsu
5 * (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27
28#if defined(CONFIG_PCI) && defined(CONFIG_SH4_PCI) \
29 && defined(CONFIG_CPU_SH7780)
30
31#include <asm/processor.h>
32#include <asm/io.h>
33#include <pci.h>
34
35#define SH7780_VENDOR_ID 0x1912
36#define SH7780_DEVICE_ID 0x0002
37#define SH7780_PCICR_PREFIX 0xA5000000
38#define SH7780_PCICR_PFCS 0x00000800
39#define SH7780_PCICR_FTO 0x00000400
40#define SH7780_PCICR_PFE 0x00000200
41#define SH7780_PCICR_TBS 0x00000100
42#define SH7780_PCICR_ARBM 0x00000040
43#define SH7780_PCICR_IOCS 0x00000004
44#define SH7780_PCICR_PRST 0x00000002
45#define SH7780_PCICR_CFIN 0x00000001
46
47#define p4_in(addr) *((vu_long *)addr)
48#define p4_out(data,addr) *(vu_long *)(addr) = (data)
49#define p4_inw(addr) *((vu_short *)addr)
50#define p4_outw(data,addr) *(vu_short *)(addr) = (data)
51
52int pci_sh4_read_config_dword(struct pci_controller *hose,
53 pci_dev_t dev, int offset, u32 *value)
54{
55 u32 par_data = 0x80000000 | dev;
56
57 p4_out(par_data | (offset & 0xfc), SH7780_PCIPAR);
58 *value = p4_in(SH7780_PCIPDR);
59
60 return 0;
61}
62
63int pci_sh4_write_config_dword(struct pci_controller *hose,
64 pci_dev_t dev, int offset, u32 value)
65{
66 u32 par_data = 0x80000000 | dev;
67
68 p4_out(par_data | (offset & 0xfc), SH7780_PCIPAR);
69 p4_out(value, SH7780_PCIPDR);
70 return 0;
71}
72
73int pci_sh7780_init(struct pci_controller *hose)
74{
75 p4_out(0x01, SH7780_PCIECR);
76
77 if (p4_inw(SH7780_PCIVID) != SH7780_VENDOR_ID
78 && p4_inw(SH7780_PCIDID) != SH7780_DEVICE_ID){
79 printf("PCI: Unknown PCI host bridge.\n");
80 return;
81 }
82 printf("PCI: SH7780 PCI host bridge found.\n");
83
84 /* Toggle PCI reset pin */
85 p4_out((SH7780_PCICR_PREFIX | SH7780_PCICR_PRST), SH7780_PCICR);
86 udelay(100000);
87 p4_out(SH7780_PCICR_PREFIX, SH7780_PCICR);
88 p4_outw(0x0047, SH7780_PCICMD);
89
90 p4_out(0x07F00001, SH7780_PCILSR0);
91 p4_out(0x08000000, SH7780_PCILAR0);
92 p4_out(0x00000000, SH7780_PCILSR1);
93 p4_out(0, SH7780_PCILAR1);
94 p4_out(0x08000000, SH7780_PCIMBAR0);
95 p4_out(0x00000000, SH7780_PCIMBAR1);
96
97 p4_out(0xFD000000, SH7780_PCIMBR0);
98 p4_out(0x00FC0000, SH7780_PCIMBMR0);
99
100 /* if use Operand Cache then enable PCICSCR Soonp bits. */
101 p4_out(0x08000000, SH7780_PCICSAR0);
102 p4_out(0x0000001B, SH7780_PCICSCR0); /* Snoop bit :On */
103
104 p4_out((SH7780_PCICR_PREFIX | SH7780_PCICR_CFIN | SH7780_PCICR_ARBM
105 | SH7780_PCICR_FTO | SH7780_PCICR_PFCS | SH7780_PCICR_PFE),
106 SH7780_PCICR);
107
108 pci_sh4_init(hose);
109 return 0;
110}
111#endif /* defined(CONFIG_PCI) && defined(CONFIG_CPU_SH7780) */