blob: 00879a2d72903c24d85a98227a9e5deb1ecc9d90 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Paul Burtonc893f212016-09-08 07:47:31 +01002/*
3 * Xilinx AXI Bridge for PCI Express Driver
4 *
5 * Copyright (C) 2016 Imagination Technologies
Paul Burtonc893f212016-09-08 07:47:31 +01006 */
7
8#include <common.h>
9#include <dm.h>
10#include <pci.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060011#include <linux/bitops.h>
Paul Burtonc893f212016-09-08 07:47:31 +010012
13#include <asm/io.h>
14
15/**
16 * struct xilinx_pcie - Xilinx PCIe controller state
Paul Burtonc893f212016-09-08 07:47:31 +010017 * @cfg_base: The base address of memory mapped configuration space
18 */
19struct xilinx_pcie {
Paul Burtonc893f212016-09-08 07:47:31 +010020 void *cfg_base;
21};
22
23/* Register definitions */
24#define XILINX_PCIE_REG_PSCR 0x144
25#define XILINX_PCIE_REG_PSCR_LNKUP BIT(11)
26
27/**
28 * pcie_xilinx_link_up() - Check whether the PCIe link is up
29 * @pcie: Pointer to the PCI controller state
30 *
31 * Checks whether the PCIe link for the given device is up or down.
32 *
33 * Return: true if the link is up, else false
34 */
35static bool pcie_xilinx_link_up(struct xilinx_pcie *pcie)
36{
37 uint32_t pscr = __raw_readl(pcie->cfg_base + XILINX_PCIE_REG_PSCR);
38
39 return pscr & XILINX_PCIE_REG_PSCR_LNKUP;
40}
41
42/**
43 * pcie_xilinx_config_address() - Calculate the address of a config access
Tuomas Tynkkynen6b18f2a2017-09-19 23:18:04 +030044 * @udev: Pointer to the PCI bus
Paul Burtonc893f212016-09-08 07:47:31 +010045 * @bdf: Identifies the PCIe device to access
46 * @offset: The offset into the device's configuration space
47 * @paddress: Pointer to the pointer to write the calculates address to
48 *
49 * Calculates the address that should be accessed to perform a PCIe
50 * configuration space access for a given device identified by the PCIe
51 * controller device @pcie and the bus, device & function numbers in @bdf. If
52 * access to the device is not valid then the function will return an error
53 * code. Otherwise the address to access will be written to the pointer pointed
54 * to by @paddress.
55 *
56 * Return: 0 on success, else -ENODEV
57 */
Simon Glass2a311e82020-01-27 08:49:37 -070058static int pcie_xilinx_config_address(const struct udevice *udev, pci_dev_t bdf,
Paul Burtonc893f212016-09-08 07:47:31 +010059 uint offset, void **paddress)
60{
Tuomas Tynkkynen6b18f2a2017-09-19 23:18:04 +030061 struct xilinx_pcie *pcie = dev_get_priv(udev);
Paul Burtonc893f212016-09-08 07:47:31 +010062 unsigned int bus = PCI_BUS(bdf);
63 unsigned int dev = PCI_DEV(bdf);
64 unsigned int func = PCI_FUNC(bdf);
65 void *addr;
66
67 if ((bus > 0) && !pcie_xilinx_link_up(pcie))
68 return -ENODEV;
69
70 /*
71 * Busses 0 (host-PCIe bridge) & 1 (its immediate child) are
72 * limited to a single device each.
73 */
74 if ((bus < 2) && (dev > 0))
75 return -ENODEV;
76
77 addr = pcie->cfg_base;
78 addr += bus << 20;
79 addr += dev << 15;
80 addr += func << 12;
81 addr += offset;
82 *paddress = addr;
83
84 return 0;
85}
86
87/**
88 * pcie_xilinx_read_config() - Read from configuration space
Tuomas Tynkkynenf0e8d232017-09-01 17:25:58 +030089 * @bus: Pointer to the PCI bus
Paul Burtonc893f212016-09-08 07:47:31 +010090 * @bdf: Identifies the PCIe device to access
91 * @offset: The offset into the device's configuration space
92 * @valuep: A pointer at which to store the read value
93 * @size: Indicates the size of access to perform
94 *
95 * Read a value of size @size from offset @offset within the configuration
96 * space of the device identified by the bus, device & function numbers in @bdf
97 * on the PCI bus @bus.
98 *
99 * Return: 0 on success, else -ENODEV or -EINVAL
100 */
Simon Glass2a311e82020-01-27 08:49:37 -0700101static int pcie_xilinx_read_config(const struct udevice *bus, pci_dev_t bdf,
Paul Burtonc893f212016-09-08 07:47:31 +0100102 uint offset, ulong *valuep,
103 enum pci_size_t size)
104{
Tuomas Tynkkynen6b18f2a2017-09-19 23:18:04 +0300105 return pci_generic_mmap_read_config(bus, pcie_xilinx_config_address,
106 bdf, offset, valuep, size);
Paul Burtonc893f212016-09-08 07:47:31 +0100107}
108
109/**
110 * pcie_xilinx_write_config() - Write to configuration space
Tuomas Tynkkynenf0e8d232017-09-01 17:25:58 +0300111 * @bus: Pointer to the PCI bus
Paul Burtonc893f212016-09-08 07:47:31 +0100112 * @bdf: Identifies the PCIe device to access
113 * @offset: The offset into the device's configuration space
114 * @value: The value to write
115 * @size: Indicates the size of access to perform
116 *
117 * Write the value @value of size @size from offset @offset within the
118 * configuration space of the device identified by the bus, device & function
119 * numbers in @bdf on the PCI bus @bus.
120 *
121 * Return: 0 on success, else -ENODEV or -EINVAL
122 */
123static int pcie_xilinx_write_config(struct udevice *bus, pci_dev_t bdf,
124 uint offset, ulong value,
125 enum pci_size_t size)
126{
Tuomas Tynkkynen6b18f2a2017-09-19 23:18:04 +0300127 return pci_generic_mmap_write_config(bus, pcie_xilinx_config_address,
128 bdf, offset, value, size);
Paul Burtonc893f212016-09-08 07:47:31 +0100129}
130
131/**
Simon Glassaad29ae2020-12-03 16:55:21 -0700132 * pcie_xilinx_of_to_plat() - Translate from DT to device state
Paul Burtonc893f212016-09-08 07:47:31 +0100133 * @dev: A pointer to the device being operated on
134 *
135 * Translate relevant data from the device tree pertaining to device @dev into
136 * state that the driver will later make use of. This state is stored in the
137 * device's private data structure.
138 *
139 * Return: 0 on success, else -EINVAL
140 */
Simon Glassaad29ae2020-12-03 16:55:21 -0700141static int pcie_xilinx_of_to_plat(struct udevice *dev)
Paul Burtonc893f212016-09-08 07:47:31 +0100142{
143 struct xilinx_pcie *pcie = dev_get_priv(dev);
144 struct fdt_resource reg_res;
145 DECLARE_GLOBAL_DATA_PTR;
146 int err;
147
Simon Glassdd79d6e2017-01-17 16:52:55 -0700148 err = fdt_get_resource(gd->fdt_blob, dev_of_offset(dev), "reg",
Paul Burtonc893f212016-09-08 07:47:31 +0100149 0, &reg_res);
150 if (err < 0) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900151 pr_err("\"reg\" resource not found\n");
Paul Burtonc893f212016-09-08 07:47:31 +0100152 return err;
153 }
154
155 pcie->cfg_base = map_physmem(reg_res.start,
156 fdt_resource_size(&reg_res),
157 MAP_NOCACHE);
158
159 return 0;
160}
161
162static const struct dm_pci_ops pcie_xilinx_ops = {
163 .read_config = pcie_xilinx_read_config,
164 .write_config = pcie_xilinx_write_config,
165};
166
167static const struct udevice_id pcie_xilinx_ids[] = {
168 { .compatible = "xlnx,axi-pcie-host-1.00.a" },
169 { }
170};
171
172U_BOOT_DRIVER(pcie_xilinx) = {
173 .name = "pcie_xilinx",
174 .id = UCLASS_PCI,
175 .of_match = pcie_xilinx_ids,
176 .ops = &pcie_xilinx_ops,
Simon Glassaad29ae2020-12-03 16:55:21 -0700177 .of_to_plat = pcie_xilinx_of_to_plat,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700178 .priv_auto = sizeof(struct xilinx_pcie),
Paul Burtonc893f212016-09-08 07:47:31 +0100179};