blob: 14fec4b8e78cf3a91dc64cc7feb1921fb803c2ae [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Stefan Roese121fc562016-12-09 15:03:28 +01002/*
3 * Driver for Marvell SOC Platform Group Xenon SDHC as a platform device
4 *
5 * Copyright (C) 2016 Marvell, All Rights Reserved.
6 *
7 * Author: Victor Gu <xigu@marvell.com>
8 * Date: 2016-8-24
9 *
10 * Included parts of the Linux driver version which was written by:
11 * Hu Ziji <huziji@marvell.com>
12 *
13 * Ported to from Marvell 2015.01 to mainline U-Boot 2017.01:
14 * Stefan Roese <sr@denx.de>
Stefan Roese121fc562016-12-09 15:03:28 +010015 */
16
17#include <common.h>
18#include <dm.h>
19#include <fdtdec.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060020#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060021#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090022#include <linux/libfdt.h>
Stefan Roese121fc562016-12-09 15:03:28 +010023#include <malloc.h>
24#include <sdhci.h>
Evan Wangbceb5692020-08-19 16:19:39 +020025#include <power/regulator.h>
Stefan Roese121fc562016-12-09 15:03:28 +010026
27DECLARE_GLOBAL_DATA_PTR;
28
29/* Register Offset of SD Host Controller SOCP self-defined register */
30#define SDHC_SYS_CFG_INFO 0x0104
31#define SLOT_TYPE_SDIO_SHIFT 24
32#define SLOT_TYPE_EMMC_MASK 0xFF
33#define SLOT_TYPE_EMMC_SHIFT 16
34#define SLOT_TYPE_SD_SDIO_MMC_MASK 0xFF
35#define SLOT_TYPE_SD_SDIO_MMC_SHIFT 8
36#define NR_SUPPORTED_SLOT_MASK 0x7
37
38#define SDHC_SYS_OP_CTRL 0x0108
39#define AUTO_CLKGATE_DISABLE_MASK BIT(20)
40#define SDCLK_IDLEOFF_ENABLE_SHIFT 8
41#define SLOT_ENABLE_SHIFT 0
42
43#define SDHC_SYS_EXT_OP_CTRL 0x010C
44#define MASK_CMD_CONFLICT_ERROR BIT(8)
45
Evan Wangbceb5692020-08-19 16:19:39 +020046#define SDHC_SLOT_EMMC_CTRL 0x0130
47#define ENABLE_DATA_STROBE_SHIFT 24
48#define SET_EMMC_RSTN_SHIFT 16
49#define EMMC_VCCQ_MASK 0x3
50#define EMMC_VCCQ_1_8V 0x1
51#define EMMC_VCCQ_1_2V 0x2
52#define EMMC_VCCQ_3_3V 0x3
53
Stefan Roese121fc562016-12-09 15:03:28 +010054#define SDHC_SLOT_RETUNING_REQ_CTRL 0x0144
55/* retuning compatible */
56#define RETUNING_COMPATIBLE 0x1
57
58/* Xenon specific Mode Select value */
59#define XENON_SDHCI_CTRL_HS200 0x5
60#define XENON_SDHCI_CTRL_HS400 0x6
61
62#define EMMC_PHY_REG_BASE 0x170
63#define EMMC_PHY_TIMING_ADJUST EMMC_PHY_REG_BASE
64#define OUTPUT_QSN_PHASE_SELECT BIT(17)
65#define SAMPL_INV_QSP_PHASE_SELECT BIT(18)
66#define SAMPL_INV_QSP_PHASE_SELECT_SHIFT 18
67#define EMMC_PHY_SLOW_MODE BIT(29)
68#define PHY_INITIALIZAION BIT(31)
69#define WAIT_CYCLE_BEFORE_USING_MASK 0xf
70#define WAIT_CYCLE_BEFORE_USING_SHIFT 12
71#define FC_SYNC_EN_DURATION_MASK 0xf
72#define FC_SYNC_EN_DURATION_SHIFT 8
73#define FC_SYNC_RST_EN_DURATION_MASK 0xf
74#define FC_SYNC_RST_EN_DURATION_SHIFT 4
75#define FC_SYNC_RST_DURATION_MASK 0xf
76#define FC_SYNC_RST_DURATION_SHIFT 0
77
78#define EMMC_PHY_FUNC_CONTROL (EMMC_PHY_REG_BASE + 0x4)
79#define DQ_ASYNC_MODE BIT(4)
80#define DQ_DDR_MODE_SHIFT 8
81#define DQ_DDR_MODE_MASK 0xff
82#define CMD_DDR_MODE BIT(16)
83
84#define EMMC_PHY_PAD_CONTROL (EMMC_PHY_REG_BASE + 0x8)
85#define REC_EN_SHIFT 24
86#define REC_EN_MASK 0xf
87#define FC_DQ_RECEN BIT(24)
88#define FC_CMD_RECEN BIT(25)
89#define FC_QSP_RECEN BIT(26)
90#define FC_QSN_RECEN BIT(27)
91#define OEN_QSN BIT(28)
92#define AUTO_RECEN_CTRL BIT(30)
93
94#define EMMC_PHY_PAD_CONTROL1 (EMMC_PHY_REG_BASE + 0xc)
95#define EMMC5_1_FC_QSP_PD BIT(9)
96#define EMMC5_1_FC_QSP_PU BIT(25)
97#define EMMC5_1_FC_CMD_PD BIT(8)
98#define EMMC5_1_FC_CMD_PU BIT(24)
99#define EMMC5_1_FC_DQ_PD 0xff
100#define EMMC5_1_FC_DQ_PU (0xff << 16)
101
102#define SDHCI_RETUNE_EVT_INTSIG 0x00001000
103
104/* Hyperion only have one slot 0 */
105#define XENON_MMC_SLOT_ID_HYPERION 0
106
Stefan Roese121fc562016-12-09 15:03:28 +0100107#define XENON_MMC_MAX_CLK 400000000
Evan Wangbceb5692020-08-19 16:19:39 +0200108#define XENON_MMC_3V3_UV 3300000
109#define XENON_MMC_1V8_UV 1800000
Stefan Roese121fc562016-12-09 15:03:28 +0100110
111enum soc_pad_ctrl_type {
112 SOC_PAD_SD,
113 SOC_PAD_FIXED_1_8V,
114};
115
116struct xenon_sdhci_plat {
117 struct mmc_config cfg;
118 struct mmc mmc;
119};
120
121struct xenon_sdhci_priv {
122 struct sdhci_host host;
123
124 u8 timing;
125
126 unsigned int clock;
127
128 void *pad_ctrl_reg;
129 int pad_type;
Evan Wangbceb5692020-08-19 16:19:39 +0200130
131 struct udevice *vqmmc;
Stefan Roese121fc562016-12-09 15:03:28 +0100132};
133
134static int xenon_mmc_phy_init(struct sdhci_host *host)
135{
136 struct xenon_sdhci_priv *priv = host->mmc->priv;
137 u32 clock = priv->clock;
138 u32 time;
139 u32 var;
140
141 /* Enable QSP PHASE SELECT */
142 var = sdhci_readl(host, EMMC_PHY_TIMING_ADJUST);
143 var |= SAMPL_INV_QSP_PHASE_SELECT;
144 if ((priv->timing == MMC_TIMING_UHS_SDR50) ||
145 (priv->timing == MMC_TIMING_UHS_SDR25) ||
146 (priv->timing == MMC_TIMING_UHS_SDR12) ||
147 (priv->timing == MMC_TIMING_SD_HS) ||
148 (priv->timing == MMC_TIMING_LEGACY))
149 var |= EMMC_PHY_SLOW_MODE;
150 sdhci_writel(host, var, EMMC_PHY_TIMING_ADJUST);
151
152 /* Poll for host MMC PHY clock init to be stable */
153 /* Wait up to 10ms */
154 time = 100;
155 while (time--) {
156 var = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
157 if (var & SDHCI_CLOCK_INT_STABLE)
158 break;
159
160 udelay(100);
161 }
162
163 if (time <= 0) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900164 pr_err("Failed to enable MMC internal clock in time\n");
Stefan Roese121fc562016-12-09 15:03:28 +0100165 return -ETIMEDOUT;
166 }
167
168 /* Init PHY */
169 var = sdhci_readl(host, EMMC_PHY_TIMING_ADJUST);
170 var |= PHY_INITIALIZAION;
171 sdhci_writel(host, var, EMMC_PHY_TIMING_ADJUST);
172
173 if (clock == 0) {
174 /* Use the possibly slowest bus frequency value */
175 clock = 100000;
176 }
177
178 /* Poll for host eMMC PHY init to complete */
179 /* Wait up to 10ms */
180 time = 100;
181 while (time--) {
182 var = sdhci_readl(host, EMMC_PHY_TIMING_ADJUST);
183 var &= PHY_INITIALIZAION;
184 if (!var)
185 break;
186
187 /* wait for host eMMC PHY init to complete */
188 udelay(100);
189 }
190
191 if (time <= 0) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900192 pr_err("Failed to init MMC PHY in time\n");
Stefan Roese121fc562016-12-09 15:03:28 +0100193 return -ETIMEDOUT;
194 }
195
196 return 0;
197}
198
199#define ARMADA_3700_SOC_PAD_1_8V 0x1
200#define ARMADA_3700_SOC_PAD_3_3V 0x0
201
202static void armada_3700_soc_pad_voltage_set(struct sdhci_host *host)
203{
204 struct xenon_sdhci_priv *priv = host->mmc->priv;
205
206 if (priv->pad_type == SOC_PAD_FIXED_1_8V)
207 writel(ARMADA_3700_SOC_PAD_1_8V, priv->pad_ctrl_reg);
208 else if (priv->pad_type == SOC_PAD_SD)
209 writel(ARMADA_3700_SOC_PAD_3_3V, priv->pad_ctrl_reg);
210}
211
Evan Wangbceb5692020-08-19 16:19:39 +0200212static int xenon_mmc_start_signal_voltage_switch(struct sdhci_host *host)
213{
214 struct xenon_sdhci_priv *priv = host->mmc->priv;
215 u8 voltage;
216 u32 ctrl;
217 int ret = 0;
218
219 /* If there is no vqmmc regulator, return */
220 if (!priv->vqmmc)
221 return 0;
222
223 if (priv->pad_type == SOC_PAD_FIXED_1_8V) {
224 /* Switch to 1.8v */
225 ret = regulator_set_value(priv->vqmmc,
226 XENON_MMC_1V8_UV);
227 } else if (priv->pad_type == SOC_PAD_SD) {
228 /* Get voltage info */
229 voltage = sdhci_readb(host, SDHCI_POWER_CONTROL);
230 voltage &= ~SDHCI_POWER_ON;
231
232 if (voltage == SDHCI_POWER_330) {
233 /* Switch to 3.3v */
234 ret = regulator_set_value(priv->vqmmc,
235 XENON_MMC_3V3_UV);
236 } else {
237 /* Switch to 1.8v */
238 ret = regulator_set_value(priv->vqmmc,
239 XENON_MMC_1V8_UV);
240 }
241 }
242
243 /* Set VCCQ, eMMC mode: 1.8V; SD/SDIO mode: 3.3V */
244 ctrl = sdhci_readl(host, SDHC_SLOT_EMMC_CTRL);
245 if (IS_SD(host->mmc))
246 ctrl |= EMMC_VCCQ_3_3V;
247 else
248 ctrl |= EMMC_VCCQ_1_8V;
249 sdhci_writel(host, ctrl, SDHC_SLOT_EMMC_CTRL);
250
251 if (ret)
252 printf("Signal voltage switch fail\n");
253
254 return ret;
255}
256
Stefan Roese121fc562016-12-09 15:03:28 +0100257static void xenon_mmc_phy_set(struct sdhci_host *host)
258{
259 struct xenon_sdhci_priv *priv = host->mmc->priv;
260 u32 var;
261
262 /* Setup pad, set bit[30], bit[28] and bits[26:24] */
263 var = sdhci_readl(host, EMMC_PHY_PAD_CONTROL);
264 var |= AUTO_RECEN_CTRL | OEN_QSN | FC_QSP_RECEN |
265 FC_CMD_RECEN | FC_DQ_RECEN;
266 sdhci_writel(host, var, EMMC_PHY_PAD_CONTROL);
267
268 /* Set CMD and DQ Pull Up */
269 var = sdhci_readl(host, EMMC_PHY_PAD_CONTROL1);
270 var |= (EMMC5_1_FC_CMD_PU | EMMC5_1_FC_DQ_PU);
271 var &= ~(EMMC5_1_FC_CMD_PD | EMMC5_1_FC_DQ_PD);
272 sdhci_writel(host, var, EMMC_PHY_PAD_CONTROL1);
273
274 /*
275 * If timing belongs to high speed, set bit[17] of
276 * EMMC_PHY_TIMING_ADJUST register
277 */
278 if ((priv->timing == MMC_TIMING_MMC_HS400) ||
279 (priv->timing == MMC_TIMING_MMC_HS200) ||
280 (priv->timing == MMC_TIMING_UHS_SDR50) ||
281 (priv->timing == MMC_TIMING_UHS_SDR104) ||
282 (priv->timing == MMC_TIMING_UHS_DDR50) ||
283 (priv->timing == MMC_TIMING_UHS_SDR25) ||
284 (priv->timing == MMC_TIMING_MMC_DDR52)) {
285 var = sdhci_readl(host, EMMC_PHY_TIMING_ADJUST);
286 var |= OUTPUT_QSN_PHASE_SELECT;
287 sdhci_writel(host, var, EMMC_PHY_TIMING_ADJUST);
288 }
289
290 /*
291 * When setting EMMC_PHY_FUNC_CONTROL register,
292 * SD clock should be disabled
293 */
294 var = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
295 var &= ~SDHCI_CLOCK_CARD_EN;
296 sdhci_writew(host, var, SDHCI_CLOCK_CONTROL);
297
298 var = sdhci_readl(host, EMMC_PHY_FUNC_CONTROL);
299 if (host->mmc->ddr_mode) {
300 var |= (DQ_DDR_MODE_MASK << DQ_DDR_MODE_SHIFT) | CMD_DDR_MODE;
301 } else {
302 var &= ~((DQ_DDR_MODE_MASK << DQ_DDR_MODE_SHIFT) |
303 CMD_DDR_MODE);
304 }
305 sdhci_writel(host, var, EMMC_PHY_FUNC_CONTROL);
306
307 /* Enable bus clock */
308 var = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
309 var |= SDHCI_CLOCK_CARD_EN;
310 sdhci_writew(host, var, SDHCI_CLOCK_CONTROL);
311
312 xenon_mmc_phy_init(host);
313}
314
315/* Enable/Disable the Auto Clock Gating function of this slot */
316static void xenon_mmc_set_acg(struct sdhci_host *host, bool enable)
317{
318 u32 var;
319
320 var = sdhci_readl(host, SDHC_SYS_OP_CTRL);
321 if (enable)
322 var &= ~AUTO_CLKGATE_DISABLE_MASK;
323 else
324 var |= AUTO_CLKGATE_DISABLE_MASK;
325
326 sdhci_writel(host, var, SDHC_SYS_OP_CTRL);
327}
328
329#define SLOT_MASK(slot) BIT(slot)
330
331/* Enable specific slot */
332static void xenon_mmc_enable_slot(struct sdhci_host *host, u8 slot)
333{
334 u32 var;
335
336 var = sdhci_readl(host, SDHC_SYS_OP_CTRL);
337 var |= SLOT_MASK(slot) << SLOT_ENABLE_SHIFT;
338 sdhci_writel(host, var, SDHC_SYS_OP_CTRL);
339}
340
341/* Enable Parallel Transfer Mode */
342static void xenon_mmc_enable_parallel_tran(struct sdhci_host *host, u8 slot)
343{
344 u32 var;
345
346 var = sdhci_readl(host, SDHC_SYS_EXT_OP_CTRL);
347 var |= SLOT_MASK(slot);
348 sdhci_writel(host, var, SDHC_SYS_EXT_OP_CTRL);
349}
350
351static void xenon_mmc_disable_tuning(struct sdhci_host *host, u8 slot)
352{
353 u32 var;
354
355 /* Clear the Re-Tuning Request functionality */
356 var = sdhci_readl(host, SDHC_SLOT_RETUNING_REQ_CTRL);
357 var &= ~RETUNING_COMPATIBLE;
358 sdhci_writel(host, var, SDHC_SLOT_RETUNING_REQ_CTRL);
359
360 /* Clear the Re-tuning Event Signal Enable */
361 var = sdhci_readl(host, SDHCI_SIGNAL_ENABLE);
362 var &= ~SDHCI_RETUNE_EVT_INTSIG;
363 sdhci_writel(host, var, SDHCI_SIGNAL_ENABLE);
364}
365
366/* Mask command conflict error */
367static void xenon_mask_cmd_conflict_err(struct sdhci_host *host)
368{
369 u32 reg;
370
371 reg = sdhci_readl(host, SDHC_SYS_EXT_OP_CTRL);
372 reg |= MASK_CMD_CONFLICT_ERROR;
373 sdhci_writel(host, reg, SDHC_SYS_EXT_OP_CTRL);
374}
375
376/* Platform specific function for post set_ios configuration */
Faiz Abbas375acf82019-06-11 00:43:37 +0530377static int xenon_sdhci_set_ios_post(struct sdhci_host *host)
Stefan Roese121fc562016-12-09 15:03:28 +0100378{
379 struct xenon_sdhci_priv *priv = host->mmc->priv;
380 uint speed = host->mmc->tran_speed;
381 int pwr_18v = 0;
382
Evan Wangbceb5692020-08-19 16:19:39 +0200383 /*
384 * Signal Voltage Switching is only applicable for Host Controllers
385 * v3.00 and above.
386 */
387 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
388 xenon_mmc_start_signal_voltage_switch(host);
389
Stefan Roese121fc562016-12-09 15:03:28 +0100390 if ((sdhci_readb(host, SDHCI_POWER_CONTROL) & ~SDHCI_POWER_ON) ==
391 SDHCI_POWER_180)
392 pwr_18v = 1;
393
394 /* Set timing variable according to the configured speed */
395 if (IS_SD(host->mmc)) {
396 /* SD/SDIO */
397 if (pwr_18v) {
398 if (host->mmc->ddr_mode)
399 priv->timing = MMC_TIMING_UHS_DDR50;
400 else if (speed <= 25000000)
401 priv->timing = MMC_TIMING_UHS_SDR25;
402 else
403 priv->timing = MMC_TIMING_UHS_SDR50;
404 } else {
405 if (speed <= 25000000)
406 priv->timing = MMC_TIMING_LEGACY;
407 else
408 priv->timing = MMC_TIMING_SD_HS;
409 }
410 } else {
411 /* eMMC */
412 if (host->mmc->ddr_mode)
413 priv->timing = MMC_TIMING_MMC_DDR52;
414 else if (speed <= 26000000)
415 priv->timing = MMC_TIMING_LEGACY;
416 else
417 priv->timing = MMC_TIMING_MMC_HS;
418 }
419
420 /* Re-init the PHY */
421 xenon_mmc_phy_set(host);
Faiz Abbas375acf82019-06-11 00:43:37 +0530422
423 return 0;
Stefan Roese121fc562016-12-09 15:03:28 +0100424}
425
426/* Install a driver specific handler for post set_ios configuration */
427static const struct sdhci_ops xenon_sdhci_ops = {
428 .set_ios_post = xenon_sdhci_set_ios_post
429};
430
431static int xenon_sdhci_probe(struct udevice *dev)
432{
Simon Glassfa20e932020-12-03 16:55:20 -0700433 struct xenon_sdhci_plat *plat = dev_get_plat(dev);
Stefan Roese121fc562016-12-09 15:03:28 +0100434 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
435 struct xenon_sdhci_priv *priv = dev_get_priv(dev);
436 struct sdhci_host *host = dev_get_priv(dev);
437 int ret;
438
439 host->mmc = &plat->mmc;
440 host->mmc->priv = host;
441 host->mmc->dev = dev;
442 upriv->mmc = host->mmc;
443
444 /* Set quirks */
445 host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_32BIT_DMA_ADDR;
446
447 /* Set default timing */
448 priv->timing = MMC_TIMING_LEGACY;
449
Evan Wangbceb5692020-08-19 16:19:39 +0200450 /* Get the vqmmc regulator if there is */
451 device_get_supply_regulator(dev, "vqmmc-supply", &priv->vqmmc);
452 /* Set the initial voltage value to 3.3V if there is regulator */
453 if (priv->vqmmc) {
454 ret = regulator_set_value(priv->vqmmc,
455 XENON_MMC_3V3_UV);
456 if (ret) {
457 printf("Failed to set VQMMC regulator to 3.3V\n");
458 return ret;
459 }
460 }
461
Stefan Roese121fc562016-12-09 15:03:28 +0100462 /* Disable auto clock gating during init */
463 xenon_mmc_set_acg(host, false);
464
465 /* Enable slot */
466 xenon_mmc_enable_slot(host, XENON_MMC_SLOT_ID_HYPERION);
467
468 /*
469 * Set default power on SoC PHY PAD register (currently only
470 * available on the Armada 3700)
471 */
472 if (priv->pad_ctrl_reg)
473 armada_3700_soc_pad_voltage_set(host);
474
475 host->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_DDR_52MHz;
Andre Heider6701e1d2020-09-10 19:53:40 +0200476
477 ret = mmc_of_parse(dev, &plat->cfg);
478 if (ret)
479 return ret;
Stefan Roese121fc562016-12-09 15:03:28 +0100480
481 host->ops = &xenon_sdhci_ops;
482
Stefan Roese07375412017-03-20 17:00:32 +0100483 host->max_clk = XENON_MMC_MAX_CLK;
Evan Wangbceb5692020-08-19 16:19:39 +0200484 ret = sdhci_setup_cfg(&plat->cfg, host, XENON_MMC_MAX_CLK, 0);
Stefan Roese121fc562016-12-09 15:03:28 +0100485 if (ret)
486 return ret;
487
488 ret = sdhci_probe(dev);
489 if (ret)
490 return ret;
491
492 /* Enable parallel transfer */
493 xenon_mmc_enable_parallel_tran(host, XENON_MMC_SLOT_ID_HYPERION);
494
495 /* Disable tuning functionality of this slot */
496 xenon_mmc_disable_tuning(host, XENON_MMC_SLOT_ID_HYPERION);
497
498 /* Enable auto clock gating after init */
499 xenon_mmc_set_acg(host, true);
500
501 xenon_mask_cmd_conflict_err(host);
502
503 return ret;
504}
505
Simon Glassaad29ae2020-12-03 16:55:21 -0700506static int xenon_sdhci_of_to_plat(struct udevice *dev)
Stefan Roese121fc562016-12-09 15:03:28 +0100507{
508 struct sdhci_host *host = dev_get_priv(dev);
509 struct xenon_sdhci_priv *priv = dev_get_priv(dev);
510 const char *name;
511
512 host->name = dev->name;
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900513 host->ioaddr = dev_read_addr_ptr(dev);
Stefan Roese121fc562016-12-09 15:03:28 +0100514
Simon Glass54cbcc82017-05-18 20:08:57 -0600515 if (device_is_compatible(dev, "marvell,armada-3700-sdhci"))
Simon Glassba1dea42017-05-17 17:18:05 -0600516 priv->pad_ctrl_reg = (void *)devfdt_get_addr_index(dev, 1);
Stefan Roese121fc562016-12-09 15:03:28 +0100517
Simon Glassdd79d6e2017-01-17 16:52:55 -0700518 name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "marvell,pad-type",
Stefan Roese121fc562016-12-09 15:03:28 +0100519 NULL);
520 if (name) {
521 if (0 == strncmp(name, "sd", 2)) {
522 priv->pad_type = SOC_PAD_SD;
523 } else if (0 == strncmp(name, "fixed-1-8v", 10)) {
524 priv->pad_type = SOC_PAD_FIXED_1_8V;
525 } else {
526 printf("Unsupported SOC PHY PAD ctrl type %s\n", name);
527 return -EINVAL;
528 }
529 }
530
531 return 0;
532}
533
534static int xenon_sdhci_bind(struct udevice *dev)
535{
Simon Glassfa20e932020-12-03 16:55:20 -0700536 struct xenon_sdhci_plat *plat = dev_get_plat(dev);
Stefan Roese121fc562016-12-09 15:03:28 +0100537
538 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
539}
540
541static const struct udevice_id xenon_sdhci_ids[] = {
542 { .compatible = "marvell,armada-8k-sdhci",},
543 { .compatible = "marvell,armada-3700-sdhci",},
544 { }
545};
546
547U_BOOT_DRIVER(xenon_sdhci_drv) = {
548 .name = "xenon_sdhci",
549 .id = UCLASS_MMC,
550 .of_match = xenon_sdhci_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700551 .of_to_plat = xenon_sdhci_of_to_plat,
Stefan Roese121fc562016-12-09 15:03:28 +0100552 .ops = &sdhci_ops,
553 .bind = xenon_sdhci_bind,
554 .probe = xenon_sdhci_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700555 .priv_auto = sizeof(struct xenon_sdhci_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700556 .plat_auto = sizeof(struct xenon_sdhci_plat),
Stefan Roese121fc562016-12-09 15:03:28 +0100557};