blob: 46c2545f214566f16714a84922b793ba3675b5bc [file] [log] [blame]
Simon Glasse2be5532019-12-06 21:41:40 -07001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2009
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Simon Glasse2be5532019-12-06 21:41:40 -07005 * Copyright 2019 Google Inc
6 */
7
8#include <common.h>
9#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Simon Glassf0c98902019-12-06 21:41:42 -070011#include <spl.h>
Simon Glass3908d902020-07-07 21:32:29 -060012#include <acpi/acpigen.h>
13#include <acpi/acpi_device.h>
Simon Glass9daae2c2019-12-10 21:28:20 -070014#include <asm/lpss.h>
Simon Glass3908d902020-07-07 21:32:29 -060015#include <dm/acpi.h>
16#include <dm/device-internal.h>
17#include <dm/uclass-internal.h>
Simon Glasse2be5532019-12-06 21:41:40 -070018#include "designware_i2c.h"
19
Simon Glass9daae2c2019-12-10 21:28:20 -070020enum {
21 VANILLA = 0, /* standard I2C with no tweaks */
22 INTEL_APL, /* Apollo Lake I2C */
23};
24
Simon Glasse2be5532019-12-06 21:41:40 -070025/* BayTrail HCNT/LCNT/SDA hold time */
26static struct dw_scl_sda_cfg byt_config = {
27 .ss_hcnt = 0x200,
28 .fs_hcnt = 0x55,
29 .ss_lcnt = 0x200,
30 .fs_lcnt = 0x99,
31 .sda_hold = 0x6,
32};
33
Simon Glass9daae2c2019-12-10 21:28:20 -070034/* Have a weak function for now - possibly should be a new uclass */
35__weak void lpss_reset_release(void *regs);
36
Simon Glassaad29ae2020-12-03 16:55:21 -070037static int designware_i2c_pci_of_to_plat(struct udevice *dev)
Simon Glasse2be5532019-12-06 21:41:40 -070038{
39 struct dw_i2c *priv = dev_get_priv(dev);
40
Simon Glassf0c98902019-12-06 21:41:42 -070041 if (spl_phase() < PHASE_SPL) {
42 u32 base;
43 int ret;
44
45 ret = dev_read_u32(dev, "early-regs", &base);
46 if (ret)
47 return log_msg_ret("early-regs", ret);
48
49 /* Set i2c base address */
50 dm_pci_write_config32(dev, PCI_BASE_ADDRESS_0, base);
51
52 /* Enable memory access and bus master */
53 dm_pci_write_config32(dev, PCI_COMMAND, PCI_COMMAND_MEMORY |
54 PCI_COMMAND_MASTER);
55 }
56
57 if (spl_phase() < PHASE_BOARD_F) {
58 /* Handle early, fixed mapping into a different address space */
59 priv->regs = (struct i2c_regs *)dm_pci_read_bar32(dev, 0);
60 } else {
61 priv->regs = (struct i2c_regs *)
Andrew Scull6520c822022-04-21 16:11:13 +000062 dm_pci_map_bar(dev, PCI_BASE_ADDRESS_0, 0, 0,
63 PCI_REGION_TYPE, PCI_REGION_MEM);
Simon Glassf0c98902019-12-06 21:41:42 -070064 }
65 if (!priv->regs)
66 return -EINVAL;
67
Simon Glasse2be5532019-12-06 21:41:40 -070068 /* Save base address from PCI BAR */
Simon Glasse2be5532019-12-06 21:41:40 -070069 if (IS_ENABLED(CONFIG_INTEL_BAYTRAIL))
70 /* Use BayTrail specific timing values */
71 priv->scl_sda_cfg = &byt_config;
Simon Glassc38e2b32020-01-23 11:48:15 -070072 if (dev_get_driver_data(dev) == INTEL_APL)
73 priv->has_spk_cnt = true;
Simon Glasse2be5532019-12-06 21:41:40 -070074
Simon Glassaad29ae2020-12-03 16:55:21 -070075 return designware_i2c_of_to_plat(dev);
Simon Glassf0c98902019-12-06 21:41:42 -070076}
77
78static int designware_i2c_pci_probe(struct udevice *dev)
79{
Simon Glass9daae2c2019-12-10 21:28:20 -070080 struct dw_i2c *priv = dev_get_priv(dev);
81
82 if (dev_get_driver_data(dev) == INTEL_APL) {
83 /* Ensure controller is in D0 state */
84 lpss_set_power_state(dev, STATE_D0);
85
86 lpss_reset_release(priv->regs);
87 }
88
Simon Glasse2be5532019-12-06 21:41:40 -070089 return designware_i2c_probe(dev);
90}
91
92static int designware_i2c_pci_bind(struct udevice *dev)
93{
Simon Glasse2be5532019-12-06 21:41:40 -070094 char name[20];
95
Simon Glassf1d50f72020-12-19 10:40:13 -070096 if (dev_has_ofnode(dev))
Simon Glass3908d902020-07-07 21:32:29 -060097 return 0;
98
Simon Glass4123ba02020-12-16 21:20:15 -070099 sprintf(name, "i2c_designware#%u", dev_seq(dev));
Simon Glasse2be5532019-12-06 21:41:40 -0700100 device_set_name(dev, name);
101
102 return 0;
103}
104
Simon Glass3908d902020-07-07 21:32:29 -0600105/*
106 * Write ACPI object to describe speed configuration.
107 *
108 * ACPI Object: Name ("xxxx", Package () { scl_lcnt, scl_hcnt, sda_hold }
109 *
110 * SSCN: I2C_SPEED_STANDARD
111 * FMCN: I2C_SPEED_FAST
112 * FPCN: I2C_SPEED_FAST_PLUS
113 * HSCN: I2C_SPEED_HIGH
114 */
115static void dw_i2c_acpi_write_speed_config(struct acpi_ctx *ctx,
116 struct dw_i2c_speed_config *config)
117{
118 switch (config->speed_mode) {
119 case IC_SPEED_MODE_HIGH:
120 acpigen_write_name(ctx, "HSCN");
121 break;
122 case IC_SPEED_MODE_FAST_PLUS:
123 acpigen_write_name(ctx, "FPCN");
124 break;
125 case IC_SPEED_MODE_FAST:
126 acpigen_write_name(ctx, "FMCN");
127 break;
128 case IC_SPEED_MODE_STANDARD:
129 default:
130 acpigen_write_name(ctx, "SSCN");
131 }
132
133 /* Package () { scl_lcnt, scl_hcnt, sda_hold } */
134 acpigen_write_package(ctx, 3);
135 acpigen_write_word(ctx, config->scl_hcnt);
136 acpigen_write_word(ctx, config->scl_lcnt);
137 acpigen_write_dword(ctx, config->sda_hold);
138 acpigen_pop_len(ctx);
139}
140
141/*
142 * Generate I2C timing information into the SSDT for the OS driver to consume,
143 * optionally applying override values provided by the caller.
144 */
145static int dw_i2c_acpi_fill_ssdt(const struct udevice *dev,
146 struct acpi_ctx *ctx)
147{
148 struct dw_i2c_speed_config config;
149 char path[ACPI_PATH_MAX];
150 u32 speeds[4];
151 uint speed;
152 int size;
153 int ret;
154
155 /* If no device-tree node, ignore this since we assume it isn't used */
Simon Glassf1d50f72020-12-19 10:40:13 -0700156 if (!dev_has_ofnode(dev))
Simon Glass3908d902020-07-07 21:32:29 -0600157 return 0;
158
159 ret = acpi_device_path(dev, path, sizeof(path));
160 if (ret)
161 return log_msg_ret("path", ret);
162
163 size = dev_read_size(dev, "i2c,speeds");
164 if (size < 0)
165 return log_msg_ret("i2c,speeds", -EINVAL);
166
167 size /= sizeof(u32);
168 if (size > ARRAY_SIZE(speeds))
169 return log_msg_ret("array", -E2BIG);
170
171 ret = dev_read_u32_array(dev, "i2c,speeds", speeds, size);
172 if (ret)
173 return log_msg_ret("read", -E2BIG);
174
175 speed = dev_read_u32_default(dev, "clock-frequency", 100000);
176 acpigen_write_scope(ctx, path);
177 ret = dw_i2c_gen_speed_config(dev, speed, &config);
178 if (ret)
179 return log_msg_ret("config", ret);
180 dw_i2c_acpi_write_speed_config(ctx, &config);
181 acpigen_pop_len(ctx);
182
183 return 0;
184}
185
186struct acpi_ops dw_i2c_acpi_ops = {
187 .fill_ssdt = dw_i2c_acpi_fill_ssdt,
188};
189
Simon Glassf0c98902019-12-06 21:41:42 -0700190static const struct udevice_id designware_i2c_pci_ids[] = {
191 { .compatible = "snps,designware-i2c-pci" },
Simon Glass9daae2c2019-12-10 21:28:20 -0700192 { .compatible = "intel,apl-i2c", .data = INTEL_APL },
Simon Glassf0c98902019-12-06 21:41:42 -0700193 { }
194};
195
Simon Glass62b54872021-01-21 13:57:08 -0700196DM_DRIVER_ALIAS(i2c_designware_pci, intel_apl_i2c)
197
Simon Glasse2be5532019-12-06 21:41:40 -0700198U_BOOT_DRIVER(i2c_designware_pci) = {
199 .name = "i2c_designware_pci",
200 .id = UCLASS_I2C,
Simon Glassf0c98902019-12-06 21:41:42 -0700201 .of_match = designware_i2c_pci_ids,
Simon Glasse2be5532019-12-06 21:41:40 -0700202 .bind = designware_i2c_pci_bind,
Simon Glassaad29ae2020-12-03 16:55:21 -0700203 .of_to_plat = designware_i2c_pci_of_to_plat,
Simon Glasse2be5532019-12-06 21:41:40 -0700204 .probe = designware_i2c_pci_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700205 .priv_auto = sizeof(struct dw_i2c),
Simon Glasse2be5532019-12-06 21:41:40 -0700206 .remove = designware_i2c_remove,
207 .flags = DM_FLAG_OS_PREPARE,
208 .ops = &designware_i2c_ops,
Simon Glass3908d902020-07-07 21:32:29 -0600209 ACPI_OPS_PTR(&dw_i2c_acpi_ops)
Simon Glasse2be5532019-12-06 21:41:40 -0700210};
211
212static struct pci_device_id designware_pci_supported[] = {
213 /* Intel BayTrail has 7 I2C controller located on the PCI bus */
214 { PCI_VDEVICE(INTEL, 0x0f41) },
215 { PCI_VDEVICE(INTEL, 0x0f42) },
216 { PCI_VDEVICE(INTEL, 0x0f43) },
217 { PCI_VDEVICE(INTEL, 0x0f44) },
218 { PCI_VDEVICE(INTEL, 0x0f45) },
219 { PCI_VDEVICE(INTEL, 0x0f46) },
220 { PCI_VDEVICE(INTEL, 0x0f47) },
Simon Glass9daae2c2019-12-10 21:28:20 -0700221 { PCI_VDEVICE(INTEL, 0x5aac), .driver_data = INTEL_APL },
222 { PCI_VDEVICE(INTEL, 0x5aae), .driver_data = INTEL_APL },
223 { PCI_VDEVICE(INTEL, 0x5ab0), .driver_data = INTEL_APL },
224 { PCI_VDEVICE(INTEL, 0x5ab2), .driver_data = INTEL_APL },
225 { PCI_VDEVICE(INTEL, 0x5ab4), .driver_data = INTEL_APL },
226 { PCI_VDEVICE(INTEL, 0x5ab6), .driver_data = INTEL_APL },
Simon Glasse2be5532019-12-06 21:41:40 -0700227 {},
228};
229
230U_BOOT_PCI_DEVICE(i2c_designware_pci, designware_pci_supported);