blob: 9846463c606dce08d87f2537a8bb1bbc70110619 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sergey Kubushyne8f39122007-08-10 20:26:18 +02002/*
3 * (C) Copyright 2003
4 * Texas Instruments <www.ti.com>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Marius Groeger <mgroeger@sysgo.de>
9 *
10 * (C) Copyright 2002
11 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
12 * Alex Zuepke <azu@sysgo.de>
13 *
14 * (C) Copyright 2002-2004
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +020015 * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
Sergey Kubushyne8f39122007-08-10 20:26:18 +020016 *
17 * (C) Copyright 2004
18 * Philippe Robin, ARM Ltd. <philippe.robin@arm.com>
19 *
20 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sergey Kubushyne8f39122007-08-10 20:26:18 +020021 */
22
23#include <common.h>
Simon Glass495a5dc2019-11-14 12:57:30 -070024#include <time.h>
Nick Thompson283398b2009-11-12 11:02:17 -050025#include <asm/io.h>
Heiko Schocher420cd0a2011-09-14 19:44:00 +000026#include <asm/arch/timer_defs.h>
Christian Riesch93757cf2011-12-09 16:54:01 +010027#include <div64.h>
Sergey Kubushyne8f39122007-08-10 20:26:18 +020028
Nick Thompson1c92d8e2010-12-11 10:46:46 -050029DECLARE_GLOBAL_DATA_PTR;
30
Nick Thompson283398b2009-11-12 11:02:17 -050031static struct davinci_timer * const timer =
32 (struct davinci_timer *)CONFIG_SYS_TIMERBASE;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020033
Nick Thompson1c92d8e2010-12-11 10:46:46 -050034#define TIMER_LOAD_VAL 0xffffffff
Peter Pearsee7680982008-02-01 16:50:24 +000035
Nick Thompson1c92d8e2010-12-11 10:46:46 -050036#define TIM_CLK_DIV 16
Sergey Kubushyne8f39122007-08-10 20:26:18 +020037
38int timer_init(void)
39{
40 /* We are using timer34 in unchained 32-bit mode, full speed */
Nick Thompson283398b2009-11-12 11:02:17 -050041 writel(0x0, &timer->tcr);
42 writel(0x0, &timer->tgcr);
43 writel(0x06 | ((TIM_CLK_DIV - 1) << 8), &timer->tgcr);
44 writel(0x0, &timer->tim34);
45 writel(TIMER_LOAD_VAL, &timer->prd34);
Nick Thompson283398b2009-11-12 11:02:17 -050046 writel(2 << 22, &timer->tcr);
Simon Glass6ed6e032012-12-13 20:48:32 +000047 gd->arch.timer_rate_hz = CONFIG_SYS_HZ_CLOCK / TIM_CLK_DIV;
Simon Glass9cbe003a2012-12-13 20:48:36 +000048 gd->arch.timer_reset_value = 0;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020049
50 return(0);
51}
52
Nick Thompson1c92d8e2010-12-11 10:46:46 -050053/*
54 * Get the current 64 bit timer tick count
55 */
56unsigned long long get_ticks(void)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020057{
Nick Thompson1c92d8e2010-12-11 10:46:46 -050058 unsigned long now = readl(&timer->tim34);
59
60 /* increment tbu if tbl has rolled over */
Simon Glass2655ee12012-12-13 20:48:34 +000061 if (now < gd->arch.tbl)
Simon Glass8ca15202012-12-13 20:48:33 +000062 gd->arch.tbu++;
Simon Glass2655ee12012-12-13 20:48:34 +000063 gd->arch.tbl = now;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020064
Simon Glass2655ee12012-12-13 20:48:34 +000065 return (((unsigned long long)gd->arch.tbu) << 32) | gd->arch.tbl;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020066}
67
Dirk Behme866c3212008-03-26 09:53:29 +010068ulong get_timer(ulong base)
69{
Nick Thompson1c92d8e2010-12-11 10:46:46 -050070 unsigned long long timer_diff;
Dirk Behme866c3212008-03-26 09:53:29 +010071
Simon Glass9cbe003a2012-12-13 20:48:36 +000072 timer_diff = get_ticks() - gd->arch.timer_reset_value;
Nick Thompson1c92d8e2010-12-11 10:46:46 -050073
Simon Glass6ed6e032012-12-13 20:48:32 +000074 return lldiv(timer_diff,
75 (gd->arch.timer_rate_hz / CONFIG_SYS_HZ)) - base;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020076}
77
Ingo van Lilf0f778a2009-11-24 14:09:21 +010078void __udelay(unsigned long usec)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020079{
Nick Thompson1c92d8e2010-12-11 10:46:46 -050080 unsigned long long endtime;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020081
Simon Glass6ed6e032012-12-13 20:48:32 +000082 endtime = lldiv((unsigned long long)usec * gd->arch.timer_rate_hz,
Christian Riesch93757cf2011-12-09 16:54:01 +010083 1000000UL);
Nick Thompson1c92d8e2010-12-11 10:46:46 -050084 endtime += get_ticks();
Sergey Kubushyne8f39122007-08-10 20:26:18 +020085
Nick Thompson1c92d8e2010-12-11 10:46:46 -050086 while (get_ticks() < endtime)
87 ;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020088}
89
90/*
91 * This function is derived from PowerPC code (timebase clock frequency).
92 * On ARM it returns the number of timer ticks per second.
93 */
94ulong get_tbclk(void)
95{
Simon Glass6ed6e032012-12-13 20:48:32 +000096 return gd->arch.timer_rate_hz;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020097}
Heiko Schochera2cddad2011-09-14 19:44:02 +000098
99#ifdef CONFIG_HW_WATCHDOG
100static struct davinci_timer * const wdttimer =
101 (struct davinci_timer *)CONFIG_SYS_WDTTIMERBASE;
102
103/*
104 * See prufw2.pdf for using Timer as a WDT
105 */
106void davinci_hw_watchdog_enable(void)
107{
108 writel(0x0, &wdttimer->tcr);
109 writel(0x0, &wdttimer->tgcr);
110 /* TIMMODE = 2h */
111 writel(0x08 | 0x03 | ((TIM_CLK_DIV - 1) << 8), &wdttimer->tgcr);
112 writel(CONFIG_SYS_WDT_PERIOD_LOW, &wdttimer->prd12);
113 writel(CONFIG_SYS_WDT_PERIOD_HIGH, &wdttimer->prd34);
114 writel(2 << 22, &wdttimer->tcr);
115 writel(0x0, &wdttimer->tim12);
116 writel(0x0, &wdttimer->tim34);
117 /* set WDEN bit, WDKEY 0xa5c6 */
118 writel(0xa5c64000, &wdttimer->wdtcr);
119 /* clear counter register */
120 writel(0xda7e4000, &wdttimer->wdtcr);
121}
122
123void davinci_hw_watchdog_reset(void)
124{
125 writel(0xa5c64000, &wdttimer->wdtcr);
126 writel(0xda7e4000, &wdttimer->wdtcr);
127}
128#endif