blob: 191c5e61e3238b84072cd6a6ab5918fe26813239 [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * (C) Copyright 2004
8 * ARM Ltd.
9 * Philippe Robin, <philippe.robin@arm.com>
10 * Configuration for Compact Integrator board.
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
Wolfgang Denkadf20a12005-09-25 01:48:28 +020038#define CFG_MEMTEST_START 0x100000
39#define CFG_MEMTEST_END 0x10000000
40#define CFG_HZ 1000
41#define CFG_HZ_CLOCK 1000000 /* Timer 1 is clocked at 1Mhz */
42#define CFG_TIMERBASE 0x13000100
wdenk4989f872004-03-14 15:06:13 +000043
Wolfgang Denkadf20a12005-09-25 01:48:28 +020044#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
wdenk4989f872004-03-14 15:06:13 +000045#define CONFIG_SETUP_MEMORY_TAGS 1
Wolfgang Denkadf20a12005-09-25 01:48:28 +020046#define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
wdenk4989f872004-03-14 15:06:13 +000047/*
48 * Size of malloc() pool
49 */
wdenkc86cdb92005-01-12 00:38:03 +000050#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
wdenkc35ba4e2004-03-14 22:25:36 +000051#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk4989f872004-03-14 15:06:13 +000052
53/*
54 * Hardware drivers
55 */
56#define CONFIG_DRIVER_SMC91111
57#define CONFIG_SMC_USE_32_BIT
58#define CONFIG_SMC91111_BASE 0xC8000000
59#undef CONFIG_SMC91111_EXT_PHY
60
61/*
62 * NS16550 Configuration
63 */
64#define CFG_PL011_SERIAL
wdenkda04a8b2004-08-02 23:22:59 +000065#define CONFIG_PL011_CLOCK 14745600
66#define CONFIG_PL01x_PORTS { (void *)CFG_SERIAL0, (void *)CFG_SERIAL1 }
wdenk4989f872004-03-14 15:06:13 +000067#define CONFIG_CONS_INDEX 0
wdenkc86cdb92005-01-12 00:38:03 +000068#define CONFIG_BAUDRATE 38400
Wolfgang Denk03f9ba32005-10-04 23:10:28 +020069#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk4989f872004-03-14 15:06:13 +000070#define CFG_SERIAL0 0x16000000
71#define CFG_SERIAL1 0x17000000
72
Jon Loeliger860435b2007-07-04 22:32:32 -050073
wdenkc86cdb92005-01-12 00:38:03 +000074/*
Jon Loeliger860435b2007-07-04 22:32:32 -050075 * Command line configuration.
76 */
77#define CONFIG_CMD_BDI
78#define CONFIG_CMD_DHCP
79#define CONFIG_CMD_ENV
80#define CONFIG_CMD_FLASH
81#define CONFIG_CMD_IMI
82#define CONFIG_CMD_MEMORY
83#define CONFIG_CMD_NET
84#define CONFIG_CMD_PING
wdenkc86cdb92005-01-12 00:38:03 +000085
wdenk4989f872004-03-14 15:06:13 +000086
wdenkc86cdb92005-01-12 00:38:03 +000087#if 0
wdenk4989f872004-03-14 15:06:13 +000088#define CONFIG_BOOTDELAY 2
Wolfgang Denk03f9ba32005-10-04 23:10:28 +020089#define CONFIG_BOOTARGS "root=/dev/nfs nfsroot=<IP address>:/<exported rootfs> mem=128M ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0 video=clcdfb:0"
wdenk4989f872004-03-14 15:06:13 +000090#define CONFIG_BOOTCOMMAND "bootp ; bootm"
wdenkc86cdb92005-01-12 00:38:03 +000091#endif
Wolfgang Denk03f9ba32005-10-04 23:10:28 +020092/* The kernel command line & boot command below are for a platform flashed with afu.axf
wdenk4989f872004-03-14 15:06:13 +000093
Wolfgang Denk03f9ba32005-10-04 23:10:28 +020094Image 666 Block 0 End Block 0 address 0x24000000 exec 0x24000000- name u-boot
95Image 667 Block 1 End Block 13 address 0x24040000 exec 0x24040000- name u-linux
96Image 668 Block 14 End Block 33 address 0x24380000 exec 0x24380000- name rootfs
97SIB at Block62 End Block62 address 0x24f80000
98
Wolfgang Denkadf20a12005-09-25 01:48:28 +020099*/
100#define CONFIG_BOOTDELAY 2
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200101#define CONFIG_BOOTARGS "root=/dev/mtdblock2 mem=128M ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0 video=clcdfb:0 console=ttyAMA0"
102#define CONFIG_BOOTCOMMAND "cp 0x24080000 0x7fc0 0x100000; bootm"
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200103
wdenk4989f872004-03-14 15:06:13 +0000104/*
105 * Miscellaneous configurable options
106 */
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200107#define CFG_LONGHELP /* undef to save memory */
108#define CFG_PROMPT "Integrator-CP # " /* Monitor Command Prompt */
109#define CFG_CBSIZE 256 /* Console I/O Buffer Size*/
wdenk4989f872004-03-14 15:06:13 +0000110/* Print Buffer Size */
111#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200112#define CFG_MAXARGS 16 /* max number of command args */
113#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size*/
wdenk4989f872004-03-14 15:06:13 +0000114
115#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
116#define CFG_LOAD_ADDR 0x7fc0 /* default load address */
117
118/*-----------------------------------------------------------------------
119 * Stack sizes
120 *
121 * The stack sizes are set up in start.S using the settings below
122 */
123#define CONFIG_STACKSIZE (128*1024) /* regular stack */
124#ifdef CONFIG_USE_IRQ
125#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
126#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
127#endif
128
129/*-----------------------------------------------------------------------
130 * Physical Memory Map
131 */
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200132#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
133#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
134#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
wdenk4989f872004-03-14 15:06:13 +0000135
136/*-----------------------------------------------------------------------
137 * FLASH and environment organization
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200138
139 * Top varies according to amount fitted
140 * Reserve top 4 blocks of flash
141 * - ARM Boot Monitor
142 * - Unused
143 * - SIB block
144 * - U-Boot environment
145 *
146 * Base is always 0x24000000
147
wdenk4989f872004-03-14 15:06:13 +0000148 */
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200149#define CFG_FLASH_BASE 0x24000000
wdenkc86cdb92005-01-12 00:38:03 +0000150#define CFG_MAX_FLASH_SECT 64
wdenk4989f872004-03-14 15:06:13 +0000151#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200152#define PHYS_FLASH_SIZE 0x01000000 /* 16MB */
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200153#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
154#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
wdenkc86cdb92005-01-12 00:38:03 +0000155
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200156#define CFG_MONITOR_LEN 0x00100000
157#define CFG_ENV_IS_IN_FLASH (1)
158
159/*
160 * Move up the U-Boot & monitor area if more flash is fitted.
161 * If this U-Boot is to be run on Integrators with varying flash sizes,
162 * drivers/cfi_flash.c::flash_init() can read the Integrator CP_FLASHPROG
163 * register and dynamically assign CFG_ENV_ADDR & CFG_MONITOR_BASE
164 * - CFG_MONITOR_BASE is set to indicate that the environment is not
165 * embedded in the boot monitor(s) area
166 */
167#if ( PHYS_FLASH_SIZE == 0x04000000 )
168
169#define CFG_ENV_ADDR 0x27F00000
170#define CFG_MONITOR_BASE 0x27F40000
171
172#elif (PHYS_FLASH_SIZE == 0x02000000 )
173
174#define CFG_ENV_ADDR 0x25F00000
175#define CFG_MONITOR_BASE 0x25F40000
176
177#else
178
wdenkc86cdb92005-01-12 00:38:03 +0000179#define CFG_ENV_ADDR 0x24F00000
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200180#define CFG_MONITOR_BASE 0x27F40000
181
182#endif
183
wdenkc86cdb92005-01-12 00:38:03 +0000184#define CFG_ENV_SECT_SIZE 0x40000 /* 256KB */
185#define CFG_ENV_SIZE 8192 /* 8KB */
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200186/*-----------------------------------------------------------------------
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200187 * CP control registers
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200188 */
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200189#define CPCR_BASE 0xCB000000 /* CP Registers*/
190#define OS_FLASHPROG 0x00000004 /* Flash register*/
191#define CPMASK_EXTRABANK 0x8
192#define CPMASK_FLASHSIZE 0x4
193#define CPMASK_FLWREN 0x2
194#define CPMASK_FLVPPEN 0x1
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200195
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200196/*
197 * The ARM boot monitor initializes the board.
198 * However, the default U-Boot code also performs the initialization.
199 * If desired, this can be prevented by defining SKIP_LOWLEVEL_INIT
200 * - see documentation supplied with board for details of how to choose the
201 * image to run at reset/power up
202 * e.g. whether the ARM Boot Monitor runs before U-Boot
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200203
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200204#define CONFIG_SKIP_LOWLEVEL_INIT
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200205
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200206 */
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200207
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200208/*
209 * The ARM boot monitor does not relocate U-Boot.
210 * However, the default U-Boot code performs the relocation check,
211 * and may relocate the code if the memory map is changed.
212 * If necessary this can be prevented by defining SKIP_RELOCATE_UBOOT
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200213
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200214#define SKIP_CONFIG_RELOCATE_UBOOT
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200215
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200216 */
217/*-----------------------------------------------------------------------
218 * There are various dependencies on the core module (CM) fitted
219 * Users should refer to their CM user guide
220 * - when porting adjust u-boot/Makefile accordingly
221 * to define the necessary CONFIG_ s for the CM involved
222 * see e.g. cp_926ejs_config
223 */
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200224
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200225#include "armcoremodule.h"
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200226
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200227/*
228 * If CONFIG_SKIP_LOWLEVEL_INIT is not defined &
229 * the core module has a CM_INIT register
230 * then the U-Boot initialisation code will
231 * e.g. ARM Boot Monitor or pre-loader is repeated once
232 * (to re-initialise any existing CM_INIT settings to safe values).
233 *
234 * This is usually not the desired behaviour since the platform
235 * will either reboot into the ARM monitor (or pre-loader)
236 * or continuously cycle thru it without U-Boot running,
237 * depending upon the setting of Integrator/CP switch S2-4.
238 *
239 * However it may be needed if Integrator/CP switch S2-1
240 * is set OFF to boot direct into U-Boot.
241 * In that case comment out the line below.
242#undef CONFIG_CM_INIT
243 */
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200244
wdenkc86cdb92005-01-12 00:38:03 +0000245#endif /* __CONFIG_H */