blob: b8e5c7de7306a32bcf13264ab850e079f91f1e7c [file] [log] [blame]
wdenkd9fce812003-06-28 17:24:46 +00001/*
2 * (C) Copyright 2001 - 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* ------------------------------------------------------------------------- */
25/*
26 * Configuration settings for the SL8245 board.
27 */
28
29/* ------------------------------------------------------------------------- */
30
31/*
32 * board/config.h - configuration options, board specific
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42
43#define CONFIG_MPC824X 1
44#define CONFIG_MPC8245 1
45#define CONFIG_SL8245 1
46
47
48#define CONFIG_CONS_INDEX 1
49#define CONFIG_BAUDRATE 115200
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
51
52#define CONFIG_BOOTDELAY 5
53
wdenkde887eb2003-09-10 18:20:28 +000054#define CONFIG_TIMESTAMP /* Print image info with timestamp */
55
wdenkd9fce812003-06-28 17:24:46 +000056
Jon Loeligerd866df32007-07-08 15:02:44 -050057/*
58 * Command line configuration.
59 */
60#include <config_cmd_default.h>
wdenkd9fce812003-06-28 17:24:46 +000061
Jon Loeligerd866df32007-07-08 15:02:44 -050062#define CONFIG_CMD_PCI
wdenkd9fce812003-06-28 17:24:46 +000063
64
65/*
66 * Miscellaneous configurable options
67 */
68#undef CFG_LONGHELP /* undef to save memory */
69#define CFG_PROMPT "=> " /* Monitor Command Prompt */
70#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
71
72/* Print Buffer Size
73 */
74#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
wdenkde887eb2003-09-10 18:20:28 +000075#define CFG_MAXARGS 32 /* Max number of command args */
wdenkd9fce812003-06-28 17:24:46 +000076#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
77#define CFG_LOAD_ADDR 0x00400000 /* Default load address */
78
79/*-----------------------------------------------------------------------
80 * Start addresses for the final memory configuration
81 * (Set up by the startup code)
82 * Please note that CFG_SDRAM_BASE _must_ start at 0
83 */
84#define CFG_SDRAM_BASE 0x00000000
85
86#define CFG_FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank on RCS#0 */
87#define CFG_FLASH_BASE CFG_FLASH_BASE0_PRELIM
88#define CFG_FLASH_BANKS { CFG_FLASH_BASE0_PRELIM }
89
90#define CFG_RESET_ADDRESS 0xFFF00100
91
92#define CFG_EUMB_ADDR 0xFC000000
93
94#define CFG_MONITOR_BASE TEXT_BASE
95#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
96#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
97
98#define CFG_MEMTEST_START 0x00004000 /* memtest works on */
99#define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
100
101 /* Maximum amount of RAM.
102 */
103#define CFG_MAX_RAM_SIZE 0x10000000 /* 0 .. 256 MB of (S)DRAM */
104
105
106#if CFG_MONITOR_BASE >= CFG_FLASH_BASE
107#undef CFG_RAMBOOT
108#else
109#define CFG_RAMBOOT
110#endif
111
112/*
113 * NS16550 Configuration
114 */
115#define CFG_NS16550
116#define CFG_NS16550_SERIAL
117
118#define CFG_NS16550_REG_SIZE 1
119
120#define CFG_NS16550_CLK get_bus_freq(0)
121
122#define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500)
123
124/*-----------------------------------------------------------------------
125 * Definitions for initial stack pointer and data area
126 */
127
128#define CFG_GBL_DATA_SIZE 128
129#define CFG_INIT_RAM_ADDR 0x40000000
130#define CFG_INIT_RAM_END 0x1000
131#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
132
133/*
134 * Low Level Configuration Settings
135 * (address mappings, register initial values, etc.)
136 * You should know what you are doing if you make changes here.
137 * For the detail description refer to the MPC8240 user's manual.
138 */
139
140#define CONFIG_SYS_CLK_FREQ 66666666 /* external frequency to pll */
141#define CFG_HZ 1000
142
143 /* Bit-field values for MCCR1.
144 */
145#define CFG_ROMNAL 0
146#define CFG_ROMFAL 7
147#define CFG_BANK0_ROW 2
148
149 /* Bit-field values for MCCR2.
150 */
151#define CFG_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
152
153 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
154 */
155#define CFG_BSTOPRE 192
156
157 /* Bit-field values for MCCR3.
158 */
159#define CFG_REFREC 2 /* Refresh to activate interval */
160
161 /* Bit-field values for MCCR4.
162 */
163#define CFG_PRETOACT 2 /* Precharge to activate interval */
164#define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
165#define CFG_ACTORW 3 /* FIXME was 2 */
166#define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
167#define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
168#define CFG_REGISTERD_TYPE_BUFFER 1
169#define CFG_EXTROM 1
170#define CFG_REGDIMM 0
171
172#define CFG_ODCR 0xff /* configures line driver impedances, */
173 /* see 8245 book for bit definitions */
174#define CFG_PGMAX 0x32 /* how long the 8245 retains the */
175 /* currently accessed page in memory */
176 /* see 8245 book for details */
177
178/* Memory bank settings.
179 * Only bits 20-29 are actually used from these vales to set the
180 * start/end addresses. The upper two bits will always be 0, and the lower
181 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
182 * address. Refer to the MPC8240 book.
183 */
184
185#define CFG_BANK0_START 0x00000000
186#define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
187#define CFG_BANK0_ENABLE 1
188#define CFG_BANK1_START 0x3ff00000
189#define CFG_BANK1_END 0x3fffffff
190#define CFG_BANK1_ENABLE 0
191#define CFG_BANK2_START 0x3ff00000
192#define CFG_BANK2_END 0x3fffffff
193#define CFG_BANK2_ENABLE 0
194#define CFG_BANK3_START 0x3ff00000
195#define CFG_BANK3_END 0x3fffffff
196#define CFG_BANK3_ENABLE 0
197#define CFG_BANK4_START 0x3ff00000
198#define CFG_BANK4_END 0x3fffffff
199#define CFG_BANK4_ENABLE 0
200#define CFG_BANK5_START 0x3ff00000
201#define CFG_BANK5_END 0x3fffffff
202#define CFG_BANK5_ENABLE 0
203#define CFG_BANK6_START 0x3ff00000
204#define CFG_BANK6_END 0x3fffffff
205#define CFG_BANK6_ENABLE 0
206#define CFG_BANK7_START 0x3ff00000
207#define CFG_BANK7_END 0x3fffffff
208#define CFG_BANK7_ENABLE 0
209
210#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
211#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
212
213#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
214#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
215
216#define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
217#define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
218
219#define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
220#define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
221
222#define CFG_DBAT0L CFG_IBAT0L
223#define CFG_DBAT0U CFG_IBAT0U
224#define CFG_DBAT1L CFG_IBAT1L
225#define CFG_DBAT1U CFG_IBAT1U
226#define CFG_DBAT2L CFG_IBAT2L
227#define CFG_DBAT2U CFG_IBAT2U
228#define CFG_DBAT3L CFG_IBAT3L
229#define CFG_DBAT3U CFG_IBAT3U
230
231/*
232 * For booting Linux, the board info and command line data
233 * have to be in the first 8 MB of memory, since this is
234 * the maximum mapped by the Linux kernel during initialization.
235 */
236#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
237
238/*-----------------------------------------------------------------------
239 * FLASH organization
240 */
241#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
242#define CFG_MAX_FLASH_SECT 35 /* Max number of sectors per flash */
243
244#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
245#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
246
247
248 /* Warining: environment is not EMBEDDED in the U-Boot code.
249 * It's stored in flash separately.
250 */
251#define CFG_ENV_IS_IN_FLASH 1
252#define CFG_ENV_ADDR 0xFFFF0000
253#define CFG_ENV_SIZE 0x00010000 /* Size of the Environment */
254#define CFG_ENV_SECT_SIZE 0x00010000 /* Size of the Environment Sector */
255
256/*-----------------------------------------------------------------------
257 * Cache Configuration
258 */
259#define CFG_CACHELINE_SIZE 32
Jon Loeligerd866df32007-07-08 15:02:44 -0500260#if defined(CONFIG_CMD_KGDB)
wdenkd9fce812003-06-28 17:24:46 +0000261# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
262#endif
263
264/*
265 * Internal Definitions
266 *
267 * Boot Flags
268 */
269#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
270#define BOOTFLAG_WARM 0x02 /* Software reboot */
271
wdenkeb20ad32003-09-05 23:19:14 +0000272/*-----------------------------------------------------------------------
273 * PCI stuff
274 *-----------------------------------------------------------------------
275 */
276#define CONFIG_PCI
277#define CONFIG_PCI_PNP
278#undef CONFIG_PCI_SCAN_SHOW
279
280
281#define CONFIG_SK98
282#define CONFIG_NET_MULTI
283
284
wdenkd9fce812003-06-28 17:24:46 +0000285#endif /* __CONFIG_H */