blob: b1638ce1a292f42fe1644af95de6f2fe645d2b8f [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkda55c6e2004-01-20 23:12:12 +000015 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk0f8c9762002-08-19 11:57:05 +000016 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_IOP480 1 /* This is a IOP480 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_DASA_SIM 1 /* ...on a DASA_SIM board */
wdenk0f8c9762002-08-19 11:57:05 +000038
wdenkda55c6e2004-01-20 23:12:12 +000039#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenk0f8c9762002-08-19 11:57:05 +000040
wdenkda55c6e2004-01-20 23:12:12 +000041#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
wdenk0f8c9762002-08-19 11:57:05 +000042
wdenkda55c6e2004-01-20 23:12:12 +000043#define CONFIG_CPUCLOCK 66
44#define CONFIG_BUSCLOCK (CONFIG_CPUCLOCK)
wdenk0f8c9762002-08-19 11:57:05 +000045
wdenkda55c6e2004-01-20 23:12:12 +000046#define CONFIG_BAUDRATE 9600
wdenk0f8c9762002-08-19 11:57:05 +000047#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
48#define CONFIG_BOOTCOMMAND "bootm ffe00000" /* autoboot command */
49
wdenkda55c6e2004-01-20 23:12:12 +000050#undef CONFIG_BOOTARGS
wdenk0f8c9762002-08-19 11:57:05 +000051
52#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
53#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
54
55#undef CONFIG_WATCHDOG /* watchdog disabled */
56
57#define CONFIG_IPADDR 10.0.18.222
58#define CONFIG_SERVERIP 10.0.18.190
59
Jon Loeliger4e4f2072007-07-07 20:40:43 -050060
61/*
62 * Command line configuration.
63 */
64#include <config_cmd_default.h>
65
66#define CONFIG_CMD_BSP
67
wdenk0f8c9762002-08-19 11:57:05 +000068
69#if 0 /* Does not appear to be used?! If it is used, needs to be fixed */
70#define CONFIG_SOFT_I2C /* Software I2C support enabled */
71#endif
wdenkda55c6e2004-01-20 23:12:12 +000072#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenk0f8c9762002-08-19 11:57:05 +000073
wdenk0f8c9762002-08-19 11:57:05 +000074/*
75 * Miscellaneous configurable options
76 */
77#define CFG_LONGHELP /* undef to save memory */
78#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger4e4f2072007-07-07 20:40:43 -050079#if defined(CONFIG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +000080#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000081#else
wdenkda55c6e2004-01-20 23:12:12 +000082#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000083#endif
84#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
85#define CFG_MAXARGS 16 /* max number of command args */
86#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
87
wdenkda55c6e2004-01-20 23:12:12 +000088#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk0f8c9762002-08-19 11:57:05 +000089
90#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
91#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
92
93/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +000094#define CFG_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +000095 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200 }
wdenk0f8c9762002-08-19 11:57:05 +000096
wdenkda55c6e2004-01-20 23:12:12 +000097#define CFG_LOAD_ADDR 0x100000 /* default load address */
wdenk0f8c9762002-08-19 11:57:05 +000098
wdenkda55c6e2004-01-20 23:12:12 +000099#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +0000100
101#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
102
103/*-----------------------------------------------------------------------
104 * Definitions for initial stack pointer and data area (in DPRAM)
105 */
wdenkda55c6e2004-01-20 23:12:12 +0000106#define CFG_INIT_RAM_ADDR 0x00df0000 /* inside of SDRAM */
wdenk0f8c9762002-08-19 11:57:05 +0000107#define CFG_INIT_RAM_END 0x0f00 /* End of used area in RAM */
108#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
109#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
110#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
111
112/*-----------------------------------------------------------------------
113 * Start addresses for the final memory configuration
114 * (Set up by the startup code)
115 * Please note that CFG_SDRAM_BASE _must_ start at 0
116 */
117#define CFG_SDRAM_BASE 0x00000000
118#define CFG_FLASH_BASE 0xFFFD0000
119#define CFG_MONITOR_BASE CFG_FLASH_BASE
120#define CFG_MONITOR_LEN (192 << 10) /* Reserve 128 kB for Monitor */
121#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
122
123/*
124 * For booting Linux, the board info and command line data
125 * have to be in the first 8 MB of memory, since this is
126 * the maximum mapped by the Linux kernel during initialization.
127 */
wdenkda55c6e2004-01-20 23:12:12 +0000128#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000129/*-----------------------------------------------------------------------
130 * FLASH organization
131 */
132#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenkda55c6e2004-01-20 23:12:12 +0000133#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000134
135#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
136#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
137
wdenkda55c6e2004-01-20 23:12:12 +0000138#define CFG_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
139#define CFG_FLASH_ADDR0 0x0AA9 /* 1st address for flash config cycles */
140#define CFG_FLASH_ADDR1 0x0556 /* 2nd address for flash config cycles */
wdenk0f8c9762002-08-19 11:57:05 +0000141/*
142 * The following defines are added for buggy IOP480 byte interface.
143 * All other boards should use the standard values (CPCI405 etc.)
144 */
wdenkda55c6e2004-01-20 23:12:12 +0000145#define CFG_FLASH_READ0 0x0002 /* 0 is standard */
146#define CFG_FLASH_READ1 0x0000 /* 1 is standard */
147#define CFG_FLASH_READ2 0x0004 /* 2 is standard */
wdenk0f8c9762002-08-19 11:57:05 +0000148
wdenkda55c6e2004-01-20 23:12:12 +0000149#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk0f8c9762002-08-19 11:57:05 +0000150
wdenkda55c6e2004-01-20 23:12:12 +0000151#define CFG_ENV_IS_IN_FLASH 1
152#define CFG_ENV_OFFSET 0x00010000 /* Offset of Environment Sector */
wdenk0f8c9762002-08-19 11:57:05 +0000153#define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
154
155#if 0
156#define CFG_ENV_SECT_SIZE 0x8000 /* see README - env sector total size */
157#else
wdenkda55c6e2004-01-20 23:12:12 +0000158#define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
wdenk0f8c9762002-08-19 11:57:05 +0000159#endif
160
161/*-----------------------------------------------------------------------
162 * PCI stuff
163 */
164#define CONFIG_PCI /* include pci support */
165#undef CONFIG_PCI_PNP
166
wdenkda55c6e2004-01-20 23:12:12 +0000167#define CONFIG_NET_MULTI /* Multi ethernet cards support */
wdenk0f8c9762002-08-19 11:57:05 +0000168
169#define CONFIG_TULIP
170
wdenkda55c6e2004-01-20 23:12:12 +0000171#define CFG_ETH_DEV_FN 0x0000
172#define CFG_ETH_IOBASE 0x0fff0000
wdenk0f8c9762002-08-19 11:57:05 +0000173#define CFG_PCI9054_DEV_FN 0x0800
174#define CFG_PCI9054_IOBASE 0x0eff0000
175
176/*-----------------------------------------------------------------------
177 * Cache Configuration
178 */
179#define CFG_DCACHE_SIZE 2048 /* For PLX IOP480 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200180#define CFG_CACHELINE_SIZE 16 /* For AMCC 401/403 CPUs */
Jon Loeliger4e4f2072007-07-07 20:40:43 -0500181#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000182#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
183#endif
184
185/*
186 * Init Memory Controller:
187 *
188 * BR0/1 and OR0/1 (FLASH)
189 */
190
191#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
192
193
194/*
195 * Internal Definitions
196 *
197 * Boot Flags
198 */
199#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
200#define BOOTFLAG_WARM 0x02 /* Software reboot */
201
202#endif /* __CONFIG_H */