blob: 2ab1b647a86bfb454aea6fb531cfde52e3862e7c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan66cba6b2015-03-20 17:08:54 +080021#ifndef CONFIG_SDCARD
22#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
23#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
24#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080025#define RESET_VECTOR_OFFSET 0x27FFC
26#define BOOT_PAGE_OFFSET 0x27000
27
28#ifdef CONFIG_SDCARD
29#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080030#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
31#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
32#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
33#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
34#ifndef CONFIG_SPL_BUILD
35#define CONFIG_SYS_MPC85XX_NO_RESETVEC
36#endif
Chunhe Lan66cba6b2015-03-20 17:08:54 +080037#endif
38
Chunhe Lan66cba6b2015-03-20 17:08:54 +080039#endif
40#endif /* CONFIG_RAMBOOT_PBL */
41
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080042/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080043#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080044
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080045#ifndef CONFIG_RESET_VECTOR_ADDRESS
46#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
47#endif
48
49#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080050#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040051#define CONFIG_PCIE1 /* PCIE controller 1 */
52#define CONFIG_PCIE2 /* PCIE controller 2 */
53#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080054
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080055/*
56 * These can be toggled for performance analysis, otherwise use default.
57 */
58#define CONFIG_SYS_CACHE_STASHING
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080059#ifdef CONFIG_DDR_ECC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080060#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
61#endif
62
63#define CONFIG_ENABLE_36BIT_PHYS
64
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080065/*
66 * Config the L3 Cache as L3 SRAM
67 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080068#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
69#define CONFIG_SYS_L3_SIZE (512 << 10)
Tom Rini5cd7ece2019-11-18 20:02:10 -050070#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080071
72#define CONFIG_SYS_DCSRBAR 0xf0000000
73#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
74
75/*
76 * DDR Setup
77 */
78#define CONFIG_VERY_BIG_RAM
79#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
81
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080082/*
83 * IFC Definitions
84 */
85#define CONFIG_SYS_FLASH_BASE 0xe0000000
86#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
87
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080088#define CONFIG_HWCONFIG
89
90/* define to use L1 as initial stack */
91#define CONFIG_L1_INIT_RAM
92#define CONFIG_SYS_INIT_RAM_LOCK
93#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
94#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -070095#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080096/* The assembler doesn't like typecast */
97#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
98 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
99 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
100#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
101
Tom Rini55f37562022-05-24 14:14:02 -0400102#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800103
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800104#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800105
106/* Serial Port - controlled on board with jumper J8
107 * open - index 2
108 * shorted - index 1
109 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800110#define CONFIG_SYS_NS16550_SERIAL
111#define CONFIG_SYS_NS16550_REG_SIZE 1
112#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
113
114#define CONFIG_SYS_BAUDRATE_TABLE \
115 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
116
117#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
118#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
119#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
120#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
121
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800122/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800123
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800124/*
125 * General PCI
126 * Memory space is mapped 1-1, but I/O space must start from 0.
127 */
128
129/* controller 1, direct to uli, tgtid 3, Base address 20000 */
130#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800131#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800132#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800133#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800134
135/* controller 2, Slot 2, tgtid 2, Base address 201000 */
136#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800137#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800138#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800139#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800140
141/* controller 3, Slot 1, tgtid 1, Base address 202000 */
142#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800143#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800144#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800145#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800146
147/* controller 4, Base address 203000 */
148#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
149#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800150#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800151
152#ifdef CONFIG_PCI
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800153#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800154#endif /* CONFIG_PCI */
155
156/* SATA */
157#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158#define CONFIG_SATA1
159#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
160#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
161#define CONFIG_SATA2
162#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
163#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
164
165#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800166#endif
167
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800168/*
169 * Environment
170 */
171#define CONFIG_LOADS_ECHO /* echo on for serial download */
172#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
173
174/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800175 * Miscellaneous configurable options
176 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800177
178/*
179 * For booting Linux, the board info and command line data
180 * have to be in the first 64 MB of memory, since this is
181 * the maximum mapped by the Linux kernel during initialization.
182 */
183#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
184#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
185
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800186/*
187 * Environment Configuration
188 */
189#define CONFIG_ROOTPATH "/opt/nfsroot"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800190#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
191
Tom Rini9aed2af2021-08-19 14:29:00 -0400192#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800193 "setenv bootargs config-addr=0x60000000; " \
194 "bootm 0x01000000 - 0x00f00000"
195
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800196/*
197 * DDR Setup
198 */
199#define CONFIG_SYS_SPD_BUS_NUM 0
200#define SPD_EEPROM_ADDRESS1 0x52
201#define SPD_EEPROM_ADDRESS2 0x54
202#define SPD_EEPROM_ADDRESS3 0x56
203#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
204#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
205
206/*
207 * IFC Definitions
208 */
209#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
210#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
211 + 0x8000000) | \
212 CSPR_PORT_SIZE_16 | \
213 CSPR_MSEL_NOR | \
214 CSPR_V)
215#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
216#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
217 CSPR_PORT_SIZE_16 | \
218 CSPR_MSEL_NOR | \
219 CSPR_V)
220#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
221/* NOR Flash Timing Params */
222#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
223
224#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
225 FTIM0_NOR_TEADC(0x5) | \
226 FTIM0_NOR_TEAHC(0x5))
227#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
228 FTIM1_NOR_TRAD_NOR(0x1A) |\
229 FTIM1_NOR_TSEQRAD_NOR(0x13))
230#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
231 FTIM2_NOR_TCH(0x4) | \
232 FTIM2_NOR_TWPH(0x0E) | \
233 FTIM2_NOR_TWP(0x1c))
234#define CONFIG_SYS_NOR_FTIM3 0x0
235
236#define CONFIG_SYS_FLASH_QUIET_TEST
237#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
238
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800239#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
240#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
241#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
242
243#define CONFIG_SYS_FLASH_EMPTY_INFO
244#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
245 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
246
247/* NAND Flash on IFC */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800248#define CONFIG_SYS_NAND_MAX_ECCPOS 256
249#define CONFIG_SYS_NAND_MAX_OOBFREE 2
250#define CONFIG_SYS_NAND_BASE 0xff800000
251#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
252
253#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
254#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
255 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
256 | CSPR_MSEL_NAND /* MSEL = NAND */ \
257 | CSPR_V)
258#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
259
260#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
261 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
262 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
263 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
264 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
265 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
266 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
267
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800268/* ONFI NAND Flash mode0 Timing Params */
269#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
270 FTIM0_NAND_TWP(0x18) | \
271 FTIM0_NAND_TWCHT(0x07) | \
272 FTIM0_NAND_TWH(0x0a))
273#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
274 FTIM1_NAND_TWBE(0x39) | \
275 FTIM1_NAND_TRR(0x0e) | \
276 FTIM1_NAND_TRP(0x18))
277#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
278 FTIM2_NAND_TREH(0x0a) | \
279 FTIM2_NAND_TWHRE(0x1e))
280#define CONFIG_SYS_NAND_FTIM3 0x0
281
282#define CONFIG_SYS_NAND_DDR_LAW 11
283#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
284#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800285
Miquel Raynald0935362019-10-03 19:50:03 +0200286#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800287#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
288#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
289#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
290#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
291#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
292#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
293#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
294#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
295#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
296#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
297#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
298#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
299#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
300#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
301#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
302#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
303#else
304#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
305#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
306#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
307#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
308#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
309#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
310#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
311#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
312#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
313#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
314#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
315#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
316#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
317#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
318#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
319#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
320#endif
321#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
322#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
323#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
324#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
325#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
326#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
327#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
328#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
329
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800330/* CPLD on IFC */
331#define CONFIG_SYS_CPLD_BASE 0xffdf0000
332#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
333#define CONFIG_SYS_CSPR3_EXT (0xf)
334#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
335 | CSPR_PORT_SIZE_8 \
336 | CSPR_MSEL_GPCM \
337 | CSPR_V)
338
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000339#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800340#define CONFIG_SYS_CSOR3 0x0
341
342/* CPLD Timing parameters for IFC CS3 */
343#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
344 FTIM0_GPCM_TEADC(0x0e) | \
345 FTIM0_GPCM_TEAHC(0x0e))
346#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
347 FTIM1_GPCM_TRAD(0x1f))
348#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800349 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800350 FTIM2_GPCM_TWP(0x1f))
351#define CONFIG_SYS_CS3_FTIM3 0x0
352
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800353#if defined(CONFIG_RAMBOOT_PBL)
354#define CONFIG_SYS_RAMBOOT
355#endif
356
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800357/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800358#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
359#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
360
361#define I2C_MUX_CH_DEFAULT 0x8
362#define I2C_MUX_CH_VOL_MONITOR 0xa
363#define I2C_MUX_CH_VSC3316_FS 0xc
364#define I2C_MUX_CH_VSC3316_BS 0xd
365
366/* Voltage monitor on channel 2*/
367#define I2C_VOL_MONITOR_ADDR 0x40
368#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
369#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
370#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
371
Ying Zhangff779052016-01-22 12:15:13 +0800372/* The lowest and highest voltage allowed for T4240RDB */
373#define VDD_MV_MIN 819
374#define VDD_MV_MAX 1212
375
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800376/*
377 * eSPI - Enhanced SPI
378 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800379
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800380/* Qman/Bman */
381#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800382#define CONFIG_SYS_BMAN_NUM_PORTALS 50
383#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
384#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
385#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500386#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
387#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
388#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
389#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
390#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
391 CONFIG_SYS_BMAN_CENA_SIZE)
392#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
393#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800394#define CONFIG_SYS_QMAN_NUM_PORTALS 50
395#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
396#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
397#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500398#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
399#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
400#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
401#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
402#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
403 CONFIG_SYS_QMAN_CENA_SIZE)
404#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
405#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800406
407#define CONFIG_SYS_DPAA_FMAN
408#define CONFIG_SYS_DPAA_PME
409#define CONFIG_SYS_PMAN
410#define CONFIG_SYS_DPAA_DCE
411#define CONFIG_SYS_DPAA_RMAN
412#define CONFIG_SYS_INTERLAKEN
413
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800414#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
415#endif /* CONFIG_NOBQFMAN */
416
417#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800418#define SGMII_PHY_ADDR1 0x0
419#define SGMII_PHY_ADDR2 0x1
420#define SGMII_PHY_ADDR3 0x2
421#define SGMII_PHY_ADDR4 0x3
422#define SGMII_PHY_ADDR5 0x4
423#define SGMII_PHY_ADDR6 0x5
424#define SGMII_PHY_ADDR7 0x6
425#define SGMII_PHY_ADDR8 0x7
426#define FM1_10GEC1_PHY_ADDR 0x10
427#define FM1_10GEC2_PHY_ADDR 0x11
428#define FM2_10GEC1_PHY_ADDR 0x12
429#define FM2_10GEC2_PHY_ADDR 0x13
430#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
431#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
432#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
433#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
434#endif
435
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800436/* SATA */
437#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800438#define CONFIG_SATA1
439#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
440#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
441#define CONFIG_SATA2
442#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
443#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
444
445#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800446#endif
447
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800448/*
449* USB
450*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800451#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800452#define CONFIG_HAS_FSL_DR_USB
453
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800454#ifdef CONFIG_MMC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800455#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
456#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800457#endif
458
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800459
460#define __USB_PHY_TYPE utmi
461
462/*
463 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
464 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
465 * interleaving. It can be cacheline, page, bank, superbank.
466 * See doc/README.fsl-ddr for details.
467 */
York Sun0fad3262016-11-21 13:35:41 -0800468#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800469#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800470#else
471#define CTRL_INTLV_PREFERED cacheline
472#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800473
474#define CONFIG_EXTRA_ENV_SETTINGS \
475 "hwconfig=fsl_ddr:" \
476 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
477 "bank_intlv=auto;" \
478 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
479 "netdev=eth0\0" \
480 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
481 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
482 "tftpflash=tftpboot $loadaddr $uboot && " \
483 "protect off $ubootaddr +$filesize && " \
484 "erase $ubootaddr +$filesize && " \
485 "cp.b $loadaddr $ubootaddr $filesize && " \
486 "protect on $ubootaddr +$filesize && " \
487 "cmp.b $loadaddr $ubootaddr $filesize\0" \
488 "consoledev=ttyS0\0" \
489 "ramdiskaddr=2000000\0" \
490 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500491 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800492 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
493 "bdev=sda3\0"
494
Tom Rini9aed2af2021-08-19 14:29:00 -0400495#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800496 "setenv bootargs config-addr=0x60000000; " \
497 "bootm 0x01000000 - 0x00f00000"
498
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800499#include <asm/fsl_secure_boot.h>
500
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800501#endif /* __CONFIG_H */