blob: c65f26cc091d6f8fa6555f2f61126012bab616b8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewf6afe722007-06-18 13:50:13 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewf6afe722007-06-18 13:50:13 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5329EVB_H
14#define _M5329EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050022
TsiChung Liewf6afe722007-06-18 13:50:13 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liewf6afe722007-06-18 13:50:13 -050026
TsiChung Liewf6afe722007-06-18 13:50:13 -050027#ifdef CONFIG_MCFFEC
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028# define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
30# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liewf6afe722007-06-18 13:50:13 -050031# define FECDUPLEX FULL
32# define FECSPEED _100BASET
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liewf6afe722007-06-18 13:50:13 -050034#endif
35
TsiChungLiew876343b2007-08-05 04:11:20 -050036/* I2C */
TsiChungLiew876343b2007-08-05 04:11:20 -050037
TsiChung Liewf6afe722007-06-18 13:50:13 -050038#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050039# define CONFIG_IPADDR 192.162.1.2
40# define CONFIG_NETMASK 255.255.255.0
41# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050042# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050043#endif /* FEC_ENET */
44
Mario Six790d8442018-03-28 14:38:20 +020045#define CONFIG_HOSTNAME "M5329EVB"
TsiChung Liewf6afe722007-06-18 13:50:13 -050046#define CONFIG_EXTRA_ENV_SETTINGS \
47 "netdev=eth0\0" \
48 "loadaddr=40010000\0" \
49 "u-boot=u-boot.bin\0" \
50 "load=tftp ${loadaddr) ${u-boot}\0" \
51 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080052 "prog=prot off 0 3ffff;" \
53 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050054 "cp.b ${loadaddr} 0 ${filesize};" \
55 "save\0" \
56 ""
57
TsiChungLiew876343b2007-08-05 04:11:20 -050058#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewf6afe722007-06-18 13:50:13 -050059
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_CLK 80000000
61#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -050062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -050064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -050066
TsiChung Liewf6afe722007-06-18 13:50:13 -050067/*
68 * Low Level Configuration Settings
69 * (address mappings, register initial values, etc.)
70 * You should know what you are doing if you make changes here.
71 */
72/*-----------------------------------------------------------------------
73 * Definitions for initial stack pointer and data area (in DPRAM)
74 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020076#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_RAM_CTRL 0x221
TsiChung Liewf6afe722007-06-18 13:50:13 -050078
79/*-----------------------------------------------------------------------
80 * Start addresses for the final memory configuration
81 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -050083 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_SDRAM_BASE 0x40000000
85#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
86#define CONFIG_SYS_SDRAM_CFG1 0x53722730
87#define CONFIG_SYS_SDRAM_CFG2 0x56670000
88#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
89#define CONFIG_SYS_SDRAM_EMOD 0x40010000
90#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -050091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liewf6afe722007-06-18 13:50:13 -050093
TsiChung Liewf6afe722007-06-18 13:50:13 -050094/*
95 * For booting Linux, the board info and command line data
96 * have to be in the first 8 MB of memory, since this is
97 * the maximum mapped by the Linux kernel during initialization ??
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000100#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500101
102/*-----------------------------------------------------------------------
103 * FLASH organization
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500108#endif
109
Tom Rini37b623d2022-03-24 17:17:57 -0400110#ifdef CONFIG_CMD_NAND
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111# define CONFIG_SYS_MAX_NAND_DEVICE 1
112# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
113# define CONFIG_SYS_NAND_SIZE 1
114# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500115# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiewec8468f2007-08-05 04:31:18 -0500116#endif
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500119
120/* Configuration for environment
121 * Environment is embedded in u-boot in the second sector of the flash
122 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500123
angelo@sysam.it6312a952015-03-29 22:54:16 +0200124#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600125 . = DEFINED(env_offset) ? env_offset : .; \
126 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200127
TsiChung Liewf6afe722007-06-18 13:50:13 -0500128/*-----------------------------------------------------------------------
129 * Cache Configuration
130 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500131
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600132#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200133 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600134#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200135 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600136#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
137#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
138 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
139 CF_ACR_EN | CF_ACR_SM_ALL)
140#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
141 CF_CACR_DCM_P)
142
TsiChung Liewf6afe722007-06-18 13:50:13 -0500143/*-----------------------------------------------------------------------
144 * Chipselect bank definitions
145 */
146/*
147 * CS0 - NOR Flash 1, 2, 4, or 8MB
148 * CS1 - CompactFlash and registers
149 * CS2 - NAND Flash 16, 32, or 64MB
150 * CS3 - Available
151 * CS4 - Available
152 * CS5 - Available
153 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_CS0_BASE 0
155#define CONFIG_SYS_CS0_MASK 0x007f0001
156#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_CS1_BASE 0x10000000
159#define CONFIG_SYS_CS1_MASK 0x001f0001
160#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500161
Tom Rini37b623d2022-03-24 17:17:57 -0400162#ifdef CONFIG_CMD_NAND
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_CS2_BASE 0x20000000
Tom Rini37b623d2022-03-24 17:17:57 -0400164#define CONFIG_SYS_CS2_MASK (16 << 20)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500166#endif
167
TsiChung Liewf6afe722007-06-18 13:50:13 -0500168#endif /* _M5329EVB_H */