blob: 2c9c6bf6bcb77b25e10a72817632626c84a804f5 [file] [log] [blame]
wdenk3902d702004-04-15 18:22:41 +00001/*
2 * (C) Copyright 2000-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk3902d702004-04-15 18:22:41 +00006 */
7
8/*
9 * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
10 * U-Boot port on NetTA4 board
11 */
12
13#include <common.h>
14#include <miiphy.h>
15
16#include "mpc8xx.h"
17
18#ifdef CONFIG_HW_WATCHDOG
19#include <watchdog.h>
20#endif
21
Marian Balakowiczaab8c492005-10-28 22:30:33 +020022int fec8xx_miiphy_read(char *devname, unsigned char addr,
23 unsigned char reg, unsigned short *value);
24int fec8xx_miiphy_write(char *devname, unsigned char addr,
25 unsigned char reg, unsigned short value);
26
wdenk3902d702004-04-15 18:22:41 +000027/****************************************************************/
28
29/* some sane bit macros */
30#define _BD(_b) (1U << (31-(_b)))
31#define _BDR(_l, _h) (((((1U << (31-(_l))) - 1) << 1) | 1) & ~((1U << (31-(_h))) - 1))
32
33#define _BW(_b) (1U << (15-(_b)))
34#define _BWR(_l, _h) (((((1U << (15-(_l))) - 1) << 1) | 1) & ~((1U << (15-(_h))) - 1))
35
36#define _BB(_b) (1U << (7-(_b)))
37#define _BBR(_l, _h) (((((1U << (7-(_l))) - 1) << 1) | 1) & ~((1U << (7-(_h))) - 1))
38
39#define _B(_b) _BD(_b)
40#define _BR(_l, _h) _BDR(_l, _h)
41
42/****************************************************************/
43
44/*
45 * Check Board Identity:
46 *
47 * Return 1 always.
48 */
49
50int checkboard(void)
51{
52 printf ("Intracom NETTA"
53#if defined(CONFIG_NETTA_ISDN)
54 " with ISDN support"
55#endif
wdenkc4e854f2004-06-07 23:46:25 +000056#if defined(CONFIG_NETTA_6412)
57 " (DSP:TI6412)"
58#else
59 " (DSP:TI6711)"
60#endif
wdenk3902d702004-04-15 18:22:41 +000061 "\n"
62 );
63 return (0);
64}
65
66/****************************************************************/
67
68#define _NOT_USED_ 0xFFFFFFFF
69
70/****************************************************************/
71
72#define CS_0000 0x00000000
73#define CS_0001 0x10000000
74#define CS_0010 0x20000000
75#define CS_0011 0x30000000
76#define CS_0100 0x40000000
77#define CS_0101 0x50000000
78#define CS_0110 0x60000000
79#define CS_0111 0x70000000
80#define CS_1000 0x80000000
81#define CS_1001 0x90000000
82#define CS_1010 0xA0000000
83#define CS_1011 0xB0000000
84#define CS_1100 0xC0000000
85#define CS_1101 0xD0000000
86#define CS_1110 0xE0000000
87#define CS_1111 0xF0000000
88
89#define BS_0000 0x00000000
90#define BS_0001 0x01000000
91#define BS_0010 0x02000000
92#define BS_0011 0x03000000
93#define BS_0100 0x04000000
94#define BS_0101 0x05000000
95#define BS_0110 0x06000000
96#define BS_0111 0x07000000
97#define BS_1000 0x08000000
98#define BS_1001 0x09000000
99#define BS_1010 0x0A000000
100#define BS_1011 0x0B000000
101#define BS_1100 0x0C000000
102#define BS_1101 0x0D000000
103#define BS_1110 0x0E000000
104#define BS_1111 0x0F000000
105
106#define A10_AAAA 0x00000000
107#define A10_AAA0 0x00200000
108#define A10_AAA1 0x00300000
109#define A10_000A 0x00800000
110#define A10_0000 0x00A00000
111#define A10_0001 0x00B00000
112#define A10_111A 0x00C00000
113#define A10_1110 0x00E00000
114#define A10_1111 0x00F00000
115
116#define RAS_0000 0x00000000
117#define RAS_0001 0x00040000
118#define RAS_1110 0x00080000
119#define RAS_1111 0x000C0000
120
121#define CAS_0000 0x00000000
122#define CAS_0001 0x00010000
123#define CAS_1110 0x00020000
124#define CAS_1111 0x00030000
125
126#define WE_0000 0x00000000
127#define WE_0001 0x00004000
128#define WE_1110 0x00008000
129#define WE_1111 0x0000C000
130
131#define GPL4_0000 0x00000000
132#define GPL4_0001 0x00001000
133#define GPL4_1110 0x00002000
134#define GPL4_1111 0x00003000
135
136#define GPL5_0000 0x00000000
137#define GPL5_0001 0x00000400
138#define GPL5_1110 0x00000800
139#define GPL5_1111 0x00000C00
140#define LOOP 0x00000080
141
142#define EXEN 0x00000040
143
144#define AMX_COL 0x00000000
145#define AMX_ROW 0x00000020
146#define AMX_MAR 0x00000030
147
148#define NA 0x00000008
149
150#define UTA 0x00000004
151
152#define TODT 0x00000002
153
154#define LAST 0x00000001
155
156/* #define CAS_LATENCY 3 */
157#define CAS_LATENCY 2
158
159const uint sdram_table[0x40] = {
160
161#if CAS_LATENCY == 3
162 /* RSS */
163 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
164 CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
165 CS_0000 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
166 CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
167 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
168 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
169 _NOT_USED_, _NOT_USED_,
170
171 /* RBS */
172 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
173 CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
174 CS_0001 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
175 CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
176 CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
177 CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
178 CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL, /* PALL */
179 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | TODT | LAST, /* NOP */
180 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
181 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
182
183 /* WSS */
184 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
185 CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
186 CS_0000 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */
187 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
188 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
189 _NOT_USED_, _NOT_USED_, _NOT_USED_,
190
191 /* WBS */
192 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
193 CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
194 CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL, /* WRITE */
195 CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
196 CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
197 CS_1111 | BS_0001 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
198 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
199 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
200 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
201 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
202 _NOT_USED_, _NOT_USED_, _NOT_USED_,
203#endif
204
205#if CAS_LATENCY == 2
206 /* RSS */
207 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
208 CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */
209 CS_0001 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
210 CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */
211 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
212 _NOT_USED_,
213 _NOT_USED_, _NOT_USED_,
214
215 /* RBS */
216 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
217 CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */
218 CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
219 CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
220 CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
221 CS_1111 | BS_0001 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
222 CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */
223 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
224 _NOT_USED_,
225 _NOT_USED_, _NOT_USED_, _NOT_USED_,
226 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
227
228 /* WSS */
229 CS_0001 | BS_1111 | A10_AAA0 | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
230 CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */
231 CS_0000 | BS_0001 | A10_0001 | RAS_1110 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */
232 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
233 _NOT_USED_,
234 _NOT_USED_, _NOT_USED_,
235 _NOT_USED_,
236
237 /* WBS */
238 CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
239 CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */
240 CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0001 | AMX_COL, /* WRITE */
241 CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
242 CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
243 CS_1110 | BS_0001 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL | UTA, /* NOP */
244 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
245 _NOT_USED_,
246 _NOT_USED_, _NOT_USED_, _NOT_USED_,
247 _NOT_USED_, _NOT_USED_, _NOT_USED_,
248 _NOT_USED_, _NOT_USED_,
249
250#endif
251
252 /* UPT */
253 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_0001 | WE_1111 | AMX_COL | UTA | LOOP, /* ATRFR */
254 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
255 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
256 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
257 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | LOOP, /* NOP */
258 CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
259 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
260 _NOT_USED_, _NOT_USED_,
261
262 /* EXC */
263 CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | LAST,
264 _NOT_USED_,
265
266 /* REG */
267 CS_1110 | BS_1111 | A10_1110 | RAS_1110 | CAS_1110 | WE_1110 | AMX_MAR | UTA,
268 CS_0001 | BS_1111 | A10_0001 | RAS_0001 | CAS_0001 | WE_0001 | AMX_MAR | UTA | LAST,
269};
270
271/* 0xC8 = 0b11001000 , CAS3, >> 2 = 0b00 11 0 010 */
272/* 0x88 = 0b10001000 , CAS2, >> 2 = 0b00 10 0 010 */
273#define MAR_SDRAM_INIT ((CAS_LATENCY << 6) | 0x00000008LU)
274
275/* 8 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_MAMR ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk3902d702004-04-15 18:22:41 +0000277 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
278 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
279
280void check_ram(unsigned int addr, unsigned int size)
281{
282 unsigned int i, j, v, vv;
283 volatile unsigned int *p;
284 unsigned int pv;
285
286 p = (unsigned int *)addr;
287 pv = (unsigned int)p;
288 for (i = 0; i < size / sizeof(unsigned int); i++, pv += sizeof(unsigned int))
289 *p++ = pv;
290
291 p = (unsigned int *)addr;
292 for (i = 0; i < size / sizeof(unsigned int); i++) {
293 v = (unsigned int)p;
294 vv = *p;
295 if (vv != v) {
296 printf("%p: read %08x instead of %08x\n", p, vv, v);
297 hang();
298 }
299 p++;
300 }
301
302 for (j = 0; j < 5; j++) {
303 switch (j) {
304 case 0: v = 0x00000000; break;
305 case 1: v = 0xffffffff; break;
306 case 2: v = 0x55555555; break;
307 case 3: v = 0xaaaaaaaa; break;
308 default:v = 0xdeadbeef; break;
309 }
310 p = (unsigned int *)addr;
311 for (i = 0; i < size / sizeof(unsigned int); i++) {
312 *p = v;
313 vv = *p;
314 if (vv != v) {
315 printf("%p: read %08x instead of %08x\n", p, vv, v);
316 hang();
317 }
318 *p = ~v;
319 p++;
320 }
321 }
322}
323
Becky Brucebd99ae72008-06-09 16:03:40 -0500324phys_size_t initdram(int board_type)
wdenk3902d702004-04-15 18:22:41 +0000325{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
wdenk3902d702004-04-15 18:22:41 +0000327 volatile memctl8xx_t *memctl = &immap->im_memctl;
328 long int size;
329
330 upmconfig(UPMB, (uint *) sdram_table, sizeof(sdram_table) / sizeof(uint));
331
332 /*
333 * Preliminary prescaler for refresh
334 */
335 memctl->memc_mptpr = MPTPR_PTP_DIV8;
336
337 memctl->memc_mar = MAR_SDRAM_INIT; /* 32-bit address to be output on the address bus if AMX = 0b11 */
338
339 /*
340 * Map controller bank 3 to the SDRAM bank at preliminary address.
341 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342 memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
343 memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
wdenk3902d702004-04-15 18:22:41 +0000344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345 memctl->memc_mbmr = CONFIG_SYS_MAMR & ~MAMR_PTAE; /* no refresh yet */
wdenk3902d702004-04-15 18:22:41 +0000346
347 udelay(200);
348
349 /* perform SDRAM initialisation sequence */
350 memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(1) | MCR_MAD(0x3C); /* precharge all */
351 udelay(1);
352
353 memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(2) | MCR_MAD(0x30); /* refresh 2 times(0) */
354 udelay(1);
355
356 memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(1) | MCR_MAD(0x3E); /* exception program (write mar)*/
357 udelay(1);
358
359 memctl->memc_mbmr |= MAMR_PTAE; /* enable refresh */
360
361 udelay(10000);
362
363 {
364 u32 d1, d2;
365
366 d1 = 0xAA55AA55;
367 *(volatile u32 *)0 = d1;
368 d2 = *(volatile u32 *)0;
369 if (d1 != d2) {
370 printf("DRAM fails: wrote 0x%08x read 0x%08x\n", d1, d2);
371 hang();
372 }
373
374 d1 = 0x55AA55AA;
375 *(volatile u32 *)0 = d1;
376 d2 = *(volatile u32 *)0;
377 if (d1 != d2) {
378 printf("DRAM fails: wrote 0x%08x read 0x%08x\n", d1, d2);
379 hang();
380 }
381 }
382
383 size = get_ram_size((long *)0, SDRAM_MAX_SIZE);
384
385#if 0
386 printf("check 0\n");
387 check_ram(( 0 << 20), (2 << 20));
388 printf("check 16\n");
389 check_ram((16 << 20), (2 << 20));
390 printf("check 32\n");
391 check_ram((32 << 20), (2 << 20));
392 printf("check 48\n");
393 check_ram((48 << 20), (2 << 20));
394#endif
395
396 if (size == 0) {
397 printf("SIZE is zero: LOOP on 0\n");
398 for (;;) {
399 *(volatile u32 *)0 = 0;
400 (void)*(volatile u32 *)0;
401 }
402 }
403
404 return size;
405}
406
407/* ------------------------------------------------------------------------- */
408
409int misc_init_r(void)
410{
411 return(0);
412}
413
414void reset_phys(void)
415{
416 int phyno;
417 unsigned short v;
418
419 /* reset the damn phys */
420 mii_init();
421
422 for (phyno = 0; phyno < 32; ++phyno) {
Mike Frysingerd63ee712010-12-23 15:40:12 -0500423 fec8xx_miiphy_read(NULL, phyno, MII_PHYSID1, &v);
wdenk3902d702004-04-15 18:22:41 +0000424 if (v == 0xFFFF)
425 continue;
Mike Frysingerd63ee712010-12-23 15:40:12 -0500426 fec8xx_miiphy_write(NULL, phyno, MII_BMCR, BMCR_PDOWN);
wdenk3902d702004-04-15 18:22:41 +0000427 udelay(10000);
Mike Frysingerd63ee712010-12-23 15:40:12 -0500428 fec8xx_miiphy_write(NULL, phyno, MII_BMCR,
429 BMCR_RESET | BMCR_ANENABLE);
wdenk3902d702004-04-15 18:22:41 +0000430 udelay(10000);
431 }
432}
433
434extern int board_dsp_reset(void);
435
436int last_stage_init(void)
437{
438 int r;
439
440 reset_phys();
441 r = board_dsp_reset();
442 if (r < 0)
443 printf("*** WARNING *** DSP reset failed (run diagnostics)\n");
444 return 0;
445}
446
447/* ------------------------------------------------------------------------- */
448
449/* GP = general purpose, SP = special purpose (on chip peripheral) */
450
451/* bits that can have a special purpose or can be configured as inputs/outputs */
452#define PA_GP_INMASK (_BWR(3) | _BWR(7, 9) | _BW(11))
453#define PA_GP_OUTMASK (_BW(6) | _BW(10) | _BWR(12, 15))
454#define PA_SP_MASK (_BWR(0, 2) | _BWR(4, 5))
455#define PA_ODR_VAL 0
456#define PA_GP_OUTVAL (_BW(13) | _BWR(14, 15))
457#define PA_SP_DIRVAL 0
458
459#define PB_GP_INMASK (_B(28) | _B(31))
wdenkc4e854f2004-06-07 23:46:25 +0000460#define PB_GP_OUTMASK (_BR(15, 19) | _BR(26, 27) | _BR(29, 30))
wdenk3902d702004-04-15 18:22:41 +0000461#define PB_SP_MASK (_BR(22, 25))
462#define PB_ODR_VAL 0
wdenkc4e854f2004-06-07 23:46:25 +0000463#define PB_GP_OUTVAL (_BR(15, 19) | _BR(26, 27) | _BR(29, 31))
wdenk3902d702004-04-15 18:22:41 +0000464#define PB_SP_DIRVAL 0
465
466#define PC_GP_INMASK (_BW(5) | _BW(7) | _BW(8) | _BWR(9, 11) | _BWR(13, 15))
467#define PC_GP_OUTMASK (_BW(6) | _BW(12))
468#define PC_SP_MASK (_BW(4) | _BW(8))
469#define PC_SOVAL 0
470#define PC_INTVAL _BW(7)
471#define PC_GP_OUTVAL (_BW(6) | _BW(12))
472#define PC_SP_DIRVAL 0
473
474#define PD_GP_INMASK 0
475#define PD_GP_OUTMASK _BWR(3, 15)
476#define PD_SP_MASK 0
wdenkc4e854f2004-06-07 23:46:25 +0000477
478#if defined(CONFIG_NETTA_6412)
479
480#define PD_GP_OUTVAL (_BWR(5, 7) | _BW(9) | _BW(11) | _BW(15))
481
482#else
483
wdenk3902d702004-04-15 18:22:41 +0000484#define PD_GP_OUTVAL (_BWR(5, 7) | _BW(9) | _BW(11))
wdenkc4e854f2004-06-07 23:46:25 +0000485
486#endif
487
wdenk3902d702004-04-15 18:22:41 +0000488#define PD_SP_DIRVAL 0
489
490int board_early_init_f(void)
491{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
wdenk3902d702004-04-15 18:22:41 +0000493 volatile iop8xx_t *ioport = &immap->im_ioport;
494 volatile cpm8xx_t *cpm = &immap->im_cpm;
495 volatile memctl8xx_t *memctl = &immap->im_memctl;
496
497 /* CS1: NAND chip select */
498 memctl->memc_or1 = ((0xFFFFFFFFLU & ~(NAND_SIZE - 1)) | OR_BI | OR_SCY_2_CLK | OR_TRLX | OR_ACS_DIV2) ;
499 memctl->memc_br1 = ((NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_V);
wdenkc4e854f2004-06-07 23:46:25 +0000500#if !defined(CONFIG_NETTA_6412)
wdenk3902d702004-04-15 18:22:41 +0000501 /* CS2: DSP */
502 memctl->memc_or2 = ((0xFFFFFFFFLU & ~(DSP_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_7_CLK | OR_ACS_DIV2);
503 memctl->memc_br2 = ((DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_V);
wdenkc4e854f2004-06-07 23:46:25 +0000504#else
505 /* CS6: DSP */
506 memctl->memc_or6 = ((0xFFFFFFFFLU & ~(DSP_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_7_CLK | OR_ACS_DIV2);
507 memctl->memc_br6 = ((DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_V);
508#endif
wdenk3902d702004-04-15 18:22:41 +0000509 /* CS4: External register chip select */
510 memctl->memc_or4 = ((0xFFFFFFFFLU & ~(ER_SIZE - 1)) | OR_BI | OR_SCY_4_CLK);
511 memctl->memc_br4 = ((ER_BASE & BR_BA_MSK) | BR_PS_32 | BR_V);
512
513 /* CS5: dummy for accurate delay */
514 memctl->memc_or5 = ((0xFFFFFFFFLU & ~(DUMMY_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_0_CLK | OR_ACS_DIV2);
515 memctl->memc_br5 = ((DUMMY_BASE & BR_BA_MSK) | BR_PS_32 | BR_V);
516
517 ioport->iop_padat = PA_GP_OUTVAL;
518 ioport->iop_paodr = PA_ODR_VAL;
519 ioport->iop_padir = PA_GP_OUTMASK | PA_SP_DIRVAL;
520 ioport->iop_papar = PA_SP_MASK;
521
522 cpm->cp_pbdat = PB_GP_OUTVAL;
523 cpm->cp_pbodr = PB_ODR_VAL;
524 cpm->cp_pbdir = PB_GP_OUTMASK | PB_SP_DIRVAL;
525 cpm->cp_pbpar = PB_SP_MASK;
526
527 ioport->iop_pcdat = PC_GP_OUTVAL;
528 ioport->iop_pcdir = PC_GP_OUTMASK | PC_SP_DIRVAL;
529 ioport->iop_pcso = PC_SOVAL;
530 ioport->iop_pcint = PC_INTVAL;
531 ioport->iop_pcpar = PC_SP_MASK;
532
533 ioport->iop_pddat = PD_GP_OUTVAL;
534 ioport->iop_pddir = PD_GP_OUTMASK | PD_SP_DIRVAL;
535 ioport->iop_pdpar = PD_SP_MASK;
536
wdenkc4e854f2004-06-07 23:46:25 +0000537 /* ioport->iop_pddat |= (1 << (15 - 6)) | (1 << (15 - 7)); */
wdenk3902d702004-04-15 18:22:41 +0000538
539 return 0;
540}
541
Jon Loeliger145318c2007-07-09 18:38:39 -0500542#if defined(CONFIG_CMD_PCMCIA)
wdenk3902d702004-04-15 18:22:41 +0000543
544int pcmcia_init(void)
545{
546 return 0;
547}
548
549#endif
550
wdenk3902d702004-04-15 18:22:41 +0000551#ifdef CONFIG_HW_WATCHDOG
552
553void hw_watchdog_reset(void)
554{
555 /* XXX add here the really funky stuff */
556}
557
558#endif