blob: 7c83ecdaf793fc628ea9a88d10d6b39242a4a379 [file] [log] [blame]
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * Board
28 */
Ben Gardiner4b9538a2010-10-14 17:26:29 -040029#define CONFIG_DRIVER_TI_EMAC
Stefano Babicfc850ab2010-11-11 15:38:02 +010030#define CONFIG_USE_SPIFLASH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053031
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -040032
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053033/*
34 * SoC Configuration
35 */
36#define CONFIG_MACH_DAVINCI_DA850_EVM
37#define CONFIG_ARM926EJS /* arm926ejs CPU core */
38#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
Christian Rieschb10592f2011-11-28 23:46:18 +000039#define CONFIG_SOC_DA850 /* TI DA850 SoC */
Christian Riesch48c2d6d2012-02-02 00:44:39 +000040#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053041#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
42#define CONFIG_SYS_OSCIN_FREQ 24000000
43#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
44#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
45#define CONFIG_SYS_HZ 1000
Sughosh Ganud16ff312010-10-23 00:58:03 +053046#define CONFIG_SYS_TEXT_BASE 0xc1080000
Sughosh Ganua2616972012-02-02 00:44:41 +000047#define CONFIG_SYS_DA850_PLL_INIT
48#define CONFIG_SYS_DA850_DDR_INIT
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053049
50/*
51 * Memory Info
52 */
53#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053054#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
55#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner7618f612010-08-23 09:08:15 -040056#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053057
58/* memtest start addr */
59#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
60
61/* memtest will be run on 16MB */
62#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
63
64#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
65#define CONFIG_STACKSIZE (256*1024) /* regular stack */
66
Christian Riesch63e341b2011-12-09 09:47:37 +000067#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
68 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
69 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
70 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
71 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
72 DAVINCI_SYSCFG_SUSPSRC_I2C)
73
74/*
75 * PLL configuration
76 */
77#define CONFIG_SYS_DV_CLKMODE 0
78#define CONFIG_SYS_DA850_PLL0_POSTDIV 1
79#define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
80#define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
81#define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
82#define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
83#define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
84#define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
85#define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
86
87#define CONFIG_SYS_DA850_PLL1_POSTDIV 1
88#define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
89#define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
90#define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
91
92#define CONFIG_SYS_DA850_PLL0_PLLM 24
93#define CONFIG_SYS_DA850_PLL1_PLLM 21
94
95/*
96 * DDR2 memory configuration
97 */
98#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
99 DV_DDR_PHY_EXT_STRBEN | \
100 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
101
102#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
103 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
104 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
105 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
106 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
107 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
108 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
109 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
110
111/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
112#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
113
114#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
115 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
116 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
117 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
118 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
119 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
120 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
121 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
122 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
123
124#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
125 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
126 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
127 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
128 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
129 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
130 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
131 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
132
133#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
134#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
135
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530136/*
137 * Serial Driver info
138 */
139#define CONFIG_SYS_NS16550
140#define CONFIG_SYS_NS16550_SERIAL
141#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
142#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
143#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
144#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
145#define CONFIG_BAUDRATE 115200 /* Default baud rate */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530146
Stefano Babicfc850ab2010-11-11 15:38:02 +0100147#define CONFIG_SPI
148#define CONFIG_SPI_FLASH
149#define CONFIG_SPI_FLASH_STMICRO
Manjunathappa, Prakash19139512011-09-03 22:19:56 -0400150#define CONFIG_SPI_FLASH_WINBOND
Stefano Babicfc850ab2010-11-11 15:38:02 +0100151#define CONFIG_DAVINCI_SPI
152#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
153#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
154#define CONFIG_SF_DEFAULT_SPEED 30000000
155#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
156
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000157#ifdef CONFIG_USE_SPIFLASH
158#define CONFIG_SPL_SPI_SUPPORT
159#define CONFIG_SPL_SPI_FLASH_SUPPORT
160#define CONFIG_SPL_SPI_LOAD
161#define CONFIG_SPL_SPI_BUS 0
162#define CONFIG_SPL_SPI_CS 0
163#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
164#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
165#endif
166
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530167/*
168 * I2C Configuration
169 */
170#define CONFIG_HARD_I2C
171#define CONFIG_DRIVER_DAVINCI_I2C
172#define CONFIG_SYS_I2C_SPEED 25000
173#define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500174#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530175
176/*
Ben Gardiner314305c2010-10-14 17:26:25 -0400177 * Flash & Environment
178 */
179#ifdef CONFIG_USE_NAND
180#undef CONFIG_ENV_IS_IN_FLASH
181#define CONFIG_NAND_DAVINCI
182#define CONFIG_SYS_NO_FLASH
183#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
184#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
185#define CONFIG_ENV_SIZE (128 << 10)
186#define CONFIG_SYS_NAND_USE_FLASH_BBT
187#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
188#define CONFIG_SYS_NAND_PAGE_2K
189#define CONFIG_SYS_NAND_CS 3
190#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
191#define CONFIG_SYS_CLE_MASK 0x10
192#define CONFIG_SYS_ALE_MASK 0x8
193#undef CONFIG_SYS_NAND_HW_ECC
194#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000195#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
196#define CONFIG_SYS_NAND_5_ADDR_CYCLE
197#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
198#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
199#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000
200#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
201#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
202#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
203#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
204 CONFIG_SYS_NAND_U_BOOT_SIZE - \
205 CONFIG_SYS_MALLOC_LEN - \
206 GENERATED_GBL_DATA_SIZE)
207#define CONFIG_SYS_NAND_ECCPOS { \
208 24, 25, 26, 27, 28, \
209 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
210 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
211 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
212 59, 60, 61, 62, 63 }
213#define CONFIG_SYS_NAND_PAGE_COUNT 64
214#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
215#define CONFIG_SYS_NAND_ECCSIZE 512
216#define CONFIG_SYS_NAND_ECCBYTES 10
217#define CONFIG_SYS_NAND_OOBSIZE 64
218#define CONFIG_SPL_NAND_SUPPORT
219#define CONFIG_SPL_NAND_SIMPLE
220#define CONFIG_SPL_NAND_LOAD
Ben Gardiner314305c2010-10-14 17:26:25 -0400221#endif
222
223/*
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400224 * Network & Ethernet Configuration
225 */
226#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400227#define CONFIG_MII
228#define CONFIG_BOOTP_DEFAULT
229#define CONFIG_BOOTP_DNS
230#define CONFIG_BOOTP_DNS2
231#define CONFIG_BOOTP_SEND_HOSTNAME
232#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400233#endif
234
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400235#ifdef CONFIG_USE_NOR
236#define CONFIG_ENV_IS_IN_FLASH
237#define CONFIG_FLASH_CFI_DRIVER
238#define CONFIG_SYS_FLASH_CFI
239#define CONFIG_SYS_FLASH_PROTECTION
240#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
241#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
242#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
243#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
244#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
245#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
246#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
247 + 3)
248#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
249#endif
250
Stefano Babicfc850ab2010-11-11 15:38:02 +0100251#ifdef CONFIG_USE_SPIFLASH
252#undef CONFIG_ENV_IS_IN_FLASH
253#undef CONFIG_ENV_IS_IN_NAND
254#define CONFIG_ENV_IS_IN_SPI_FLASH
255#define CONFIG_ENV_SIZE (64 << 10)
256#define CONFIG_ENV_OFFSET (256 << 10)
257#define CONFIG_ENV_SECT_SIZE (64 << 10)
258#define CONFIG_SYS_NO_FLASH
259#endif
260
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400261/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530262 * U-Boot general configuration
263 */
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400264#define CONFIG_MISC_INIT_R
Christian Riesch79b0c8a2011-10-13 00:52:29 +0000265#define CONFIG_BOARD_EARLY_INIT_F
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530266#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Nagabhushana Netagunte5b327802011-09-03 22:18:59 -0400267#define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530268#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
269#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
270#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
271#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
272#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
273#define CONFIG_VERSION_VARIABLE
274#define CONFIG_AUTO_COMPLETE
275#define CONFIG_SYS_HUSH_PARSER
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530276#define CONFIG_CMDLINE_EDITING
277#define CONFIG_SYS_LONGHELP
278#define CONFIG_CRC32_VERIFY
279#define CONFIG_MX_CYCLIC
280
281/*
282 * Linux Information
283 */
Ben Gardiner14c2f7e2010-10-14 17:26:32 -0400284#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400285#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530286#define CONFIG_CMDLINE_TAG
Sekhar Nori6e112202010-11-19 11:39:48 -0500287#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530288#define CONFIG_SETUP_MEMORY_TAGS
289#define CONFIG_BOOTARGS \
290 "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
291#define CONFIG_BOOTDELAY 3
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400292#define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530293
294/*
295 * U-Boot commands
296 */
297#include <config_cmd_default.h>
298#define CONFIG_CMD_ENV
299#define CONFIG_CMD_ASKENV
300#define CONFIG_CMD_DHCP
301#define CONFIG_CMD_DIAG
302#define CONFIG_CMD_MII
303#define CONFIG_CMD_PING
304#define CONFIG_CMD_SAVES
305#define CONFIG_CMD_MEMORY
306
Hadli, Manjunath0dfccbe2012-02-06 00:30:44 +0000307#ifdef CONFIG_CMD_BDI
308#define CONFIG_CLOCKS
309#endif
310
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530311#ifndef CONFIG_DRIVER_TI_EMAC
312#undef CONFIG_CMD_NET
313#undef CONFIG_CMD_DHCP
314#undef CONFIG_CMD_MII
315#undef CONFIG_CMD_PING
316#endif
317
Ben Gardiner314305c2010-10-14 17:26:25 -0400318#ifdef CONFIG_USE_NAND
319#undef CONFIG_CMD_FLASH
320#undef CONFIG_CMD_IMLS
321#define CONFIG_CMD_NAND
Ben Gardinera0a9c712010-10-14 17:26:27 -0400322
323#define CONFIG_CMD_MTDPARTS
324#define CONFIG_MTD_DEVICE
325#define CONFIG_MTD_PARTITIONS
326#define CONFIG_LZO
327#define CONFIG_RBTREE
328#define CONFIG_CMD_UBI
329#define CONFIG_CMD_UBIFS
Ben Gardiner314305c2010-10-14 17:26:25 -0400330#endif
331
Stefano Babicfc850ab2010-11-11 15:38:02 +0100332#ifdef CONFIG_USE_SPIFLASH
333#undef CONFIG_CMD_IMLS
334#undef CONFIG_CMD_FLASH
335#define CONFIG_CMD_SPI
336#define CONFIG_CMD_SF
337#define CONFIG_CMD_SAVEENV
338#endif
339
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530340#if !defined(CONFIG_USE_NAND) && \
341 !defined(CONFIG_USE_NOR) && \
342 !defined(CONFIG_USE_SPIFLASH)
343#define CONFIG_ENV_IS_NOWHERE
344#define CONFIG_SYS_NO_FLASH
345#define CONFIG_ENV_SIZE (16 << 10)
346#undef CONFIG_CMD_IMLS
347#undef CONFIG_CMD_ENV
348#endif
349
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000350/* SD/MMC configuration */
Rajashekhara, Sudhakarb26d2c42012-06-24 21:35:17 +0000351#ifndef CONFIG_USE_NOR
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000352#define CONFIG_MMC
353#define CONFIG_DAVINCI_MMC_SD1
354#define CONFIG_GENERIC_MMC
355#define CONFIG_DAVINCI_MMC
Rajashekhara, Sudhakarb26d2c42012-06-24 21:35:17 +0000356#endif
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000357
358/*
359 * Enable MMC commands only when
360 * MMC support is present
361 */
362#ifdef CONFIG_MMC
363#define CONFIG_DOS_PARTITION
364#define CONFIG_CMD_EXT2
365#define CONFIG_CMD_FAT
366#define CONFIG_CMD_MMC
367#endif
368
Christian Riesch63e341b2011-12-09 09:47:37 +0000369/* defines for SPL */
370#define CONFIG_SPL
Christian Riesch63e341b2011-12-09 09:47:37 +0000371#define CONFIG_SPL_SERIAL_SUPPORT
372#define CONFIG_SPL_LIBCOMMON_SUPPORT
373#define CONFIG_SPL_LIBGENERIC_SUPPORT
Sughosh Ganua2616972012-02-02 00:44:41 +0000374#define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
Christian Riesch63e341b2011-12-09 09:47:37 +0000375#define CONFIG_SPL_STACK 0x8001ff00
376#define CONFIG_SPL_TEXT_BASE 0x80000000
377#define CONFIG_SPL_MAX_SIZE 32768
Christian Riesch63e341b2011-12-09 09:47:37 +0000378
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000379
380/* Load U-Boot Image From MMC */
381#ifdef CONFIG_SPL_MMC_LOAD
382#define CONFIG_SPL_MMC_SUPPORT
383#define CONFIG_SPL_FAT_SUPPORT
384#define CONFIG_SPL_LIBDISK_SUPPORT
385#define CONFIG_SYS_MMC_U_BOOT_OFFS 0x75
386#define CONFIG_SYS_MMC_U_BOOT_SIZE 0x30000
387#undef CONFIG_SPL_SPI_LOAD
388#endif
389
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200390/* additions for new relocation code, must added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200391#define CONFIG_SYS_SDRAM_BASE 0xc0000000
392#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200393 GENERATED_GBL_DATA_SIZE)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530394#endif /* __CONFIG_H */