blob: 9d4422ad79cb6d46f61bde811d41b94e19cf7e58 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Mingkai Hud2396512016-09-07 18:47:28 +08004 */
5
6#ifndef __LS1046A_COMMON_H
7#define __LS1046A_COMMON_H
8
Sumit Gargc064fc72017-03-30 09:53:13 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_QBMAN
12#define SPL_NO_FMAN
13#define SPL_NO_ENV
14#define SPL_NO_MISC
15#define SPL_NO_QSPI
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#endif
19#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
20#define SPL_NO_MMC
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
23#define SPL_NO_IFC
24#endif
25
Mingkai Hud2396512016-09-07 18:47:28 +080026#define CONFIG_REMAKE_ELF
27#define CONFIG_FSL_LAYERSCAPE
Mingkai Hud2396512016-09-07 18:47:28 +080028#define CONFIG_GICV2
29
30#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053031#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080032
33/* Link Definitions */
34#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
35
Mingkai Hud2396512016-09-07 18:47:28 +080036#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hud2396512016-09-07 18:47:28 +080037
38#define CONFIG_VERY_BIG_RAM
39#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
40#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
41#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
42#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
43
44#define CPU_RELEASE_ADDR secondary_boot_func
45
46/* Generic Timer Definitions */
47#define COUNTER_FREQUENCY 25000000 /* 25MHz */
48
49/* Size of malloc() pool */
50#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
51
52/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080053#define CONFIG_SYS_NS16550_SERIAL
54#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080055#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080056
Mingkai Hud2396512016-09-07 18:47:28 +080057#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
58
59/* SD boot SPL */
60#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080061#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Mingkai Hud2396512016-09-07 18:47:28 +080062#define CONFIG_SPL_TEXT_BASE 0x10000000
63#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
64#define CONFIG_SPL_STACK 0x10020000
65#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
66#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
67#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
68#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
69 CONFIG_SPL_BSS_MAX_SIZE)
70#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053071
72#ifdef CONFIG_SECURE_BOOT
73#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
74/*
75 * HDR would be appended at end of image and copied to DDR along
76 * with U-Boot image. Here u-boot max. size is 512K. So if binary
77 * size increases then increase this size in case of secure boot as
78 * it uses raw u-boot image instead of fit image.
79 */
80#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
81#else
82#define CONFIG_SYS_MONITOR_LEN 0x100000
83#endif /* ifdef CONFIG_SECURE_BOOT */
Mingkai Hud2396512016-09-07 18:47:28 +080084#endif
85
Shaohui Xie085ac1c2016-09-07 17:56:14 +080086/* NAND SPL */
87#ifdef CONFIG_NAND_BOOT
88#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +080089#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
90#define CONFIG_SPL_LIBCOMMON_SUPPORT
91#define CONFIG_SPL_LIBGENERIC_SUPPORT
92#define CONFIG_SPL_ENV_SUPPORT
93#define CONFIG_SPL_WATCHDOG_SUPPORT
94#define CONFIG_SPL_I2C_SUPPORT
Shaohui Xie085ac1c2016-09-07 17:56:14 +080095#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
96
97#define CONFIG_SPL_NAND_SUPPORT
98#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
99#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530100#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800101#define CONFIG_SPL_STACK 0x1001f000
102#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
103#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
104
105#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
106#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
107#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
108 CONFIG_SPL_BSS_MAX_SIZE)
109#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
110#define CONFIG_SYS_MONITOR_LEN 0xa0000
111#endif
112
Mingkai Hud2396512016-09-07 18:47:28 +0800113/* I2C */
114#define CONFIG_SYS_I2C
Mingkai Hud2396512016-09-07 18:47:28 +0800115
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800116/* PCIe */
117#define CONFIG_PCIE1 /* PCIE controller 1 */
118#define CONFIG_PCIE2 /* PCIE controller 2 */
119#define CONFIG_PCIE3 /* PCIE controller 3 */
120
121#ifdef CONFIG_PCI
122#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800123#endif
124
Yuantian Tangd24716d2018-01-03 15:53:09 +0800125/* SATA */
126#ifndef SPL_NO_SATA
127#define CONFIG_SCSI_AHCI_PLAT
128
129#define CONFIG_SYS_SATA AHCI_BASE_ADDR
130
131#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
132#define CONFIG_SYS_SCSI_MAX_LUN 1
133#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
134 CONFIG_SYS_SCSI_MAX_LUN)
135#endif
136
Mingkai Hud2396512016-09-07 18:47:28 +0800137/* Command line configuration */
Mingkai Hud2396512016-09-07 18:47:28 +0800138
139/* MMC */
Sumit Gargc064fc72017-03-30 09:53:13 +0530140#ifndef SPL_NO_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800141#ifdef CONFIG_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800142#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Mingkai Hud2396512016-09-07 18:47:28 +0800143#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530144#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800145
Mingkai Hud2396512016-09-07 18:47:28 +0800146/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530147#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800148#define CONFIG_SYS_DPAA_FMAN
149#ifdef CONFIG_SYS_DPAA_FMAN
150#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530151#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800152
153#ifdef CONFIG_SD_BOOT
154/*
155 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
156 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800157 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800158 */
159#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wang42f37802017-05-16 10:45:59 +0800160#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800161#elif defined(CONFIG_QSPI_BOOT)
Mingkai Hud2396512016-09-07 18:47:28 +0800162#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wang42f37802017-05-16 10:45:59 +0800163#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Mingkai Hud2396512016-09-07 18:47:28 +0800164#define CONFIG_ENV_SPI_BUS 0
165#define CONFIG_ENV_SPI_CS 0
166#define CONFIG_ENV_SPI_MAX_HZ 1000000
167#define CONFIG_ENV_SPI_MODE 0x03
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800168#elif defined(CONFIG_NAND_BOOT)
169#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800170#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800171#else
172#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Alison Wang42f37802017-05-16 10:45:59 +0800173#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800174#endif
175#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
176#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
177#endif
178
179/* Miscellaneous configurable options */
180#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hud2396512016-09-07 18:47:28 +0800181
182#define CONFIG_HWCONFIG
183#define HWCONFIG_BUFFER_SIZE 128
184
Qianyu Gong6264ab62017-06-15 11:10:09 +0800185#ifndef CONFIG_SPL_BUILD
186#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800187 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800188 func(MMC, mmc, 0) \
189 func(USB, usb, 0)
190#include <config_distro_bootcmd.h>
191#endif
192
Sumit Gargc064fc72017-03-30 09:53:13 +0530193#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800194/* Initial environment variables */
195#define CONFIG_EXTRA_ENV_SETTINGS \
196 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800197 "ramdisk_addr=0x800000\0" \
198 "ramdisk_size=0x2000000\0" \
199 "fdt_high=0xffffffffffffffff\0" \
200 "initrd_high=0xffffffffffffffff\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800201 "fdt_addr=0x64f00000\0" \
202 "kernel_addr=0x65000000\0" \
203 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530204 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800205 "fdtheader_addr_r=0x80100000\0" \
206 "kernelheader_addr_r=0x80200000\0" \
207 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530208 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800209 "fdt_addr_r=0x90000000\0" \
210 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800211 "kernel_start=0x1000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530212 "kernelheader_start=0x800000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800213 "kernel_load=0xa0000000\0" \
214 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530215 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800216 "kernel_addr_sd=0x8000\0" \
217 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530218 "kernelhdr_addr_sd=0x4000\0" \
219 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800220 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400221 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800222 BOOTENV \
223 "boot_scripts=ls1046ardb_boot.scr\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530224 "boot_script_hdr=hdr_ls1046ardb_bs.out\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800225 "scan_dev_for_boot_part=" \
226 "part list ${devtype} ${devnum} devplist; " \
227 "env exists devplist || setenv devplist 1; " \
228 "for distro_bootpart in ${devplist}; do " \
229 "if fstype ${devtype} " \
230 "${devnum}:${distro_bootpart} " \
231 "bootfstype; then " \
232 "run scan_dev_for_boot; " \
233 "fi; " \
234 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530235 "scan_dev_for_boot=" \
236 "echo Scanning ${devtype} " \
237 "${devnum}:${distro_bootpart}...; " \
238 "for prefix in ${boot_prefixes}; do " \
239 "run scan_dev_for_scripts; " \
240 "done;" \
241 "\0" \
242 "boot_a_script=" \
243 "load ${devtype} ${devnum}:${distro_bootpart} " \
244 "${scriptaddr} ${prefix}${script}; " \
245 "env exists secureboot && load ${devtype} " \
246 "${devnum}:${distro_bootpart} " \
247 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
248 "&& esbc_validate ${scripthdraddr};" \
249 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800250 "qspi_bootcmd=echo Trying load from qspi..;" \
251 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530252 "$kernel_start $kernel_size; env exists secureboot " \
253 "&& sf read $kernelheader_addr_r $kernelheader_start " \
254 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
255 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800256 "sd_bootcmd=echo Trying load from SD ..;" \
257 "mmcinfo; mmc read $load_addr " \
258 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530259 "env exists secureboot && mmc read $kernelheader_addr_r " \
260 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
261 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800262 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800263
Sumit Gargc064fc72017-03-30 09:53:13 +0530264#endif
265
Mingkai Hud2396512016-09-07 18:47:28 +0800266/* Monitor Command Prompt */
267#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530268
Mingkai Hud2396512016-09-07 18:47:28 +0800269#define CONFIG_SYS_MAXARGS 64 /* max command args */
270
271#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
272
Simon Glass89e0a3a2017-05-17 08:23:10 -0600273#include <asm/arch/soc.h>
274
Mingkai Hud2396512016-09-07 18:47:28 +0800275#endif /* __LS1046A_COMMON_H */