blob: 4794256160e4f96fb498cdd74000fb0a5050c69b [file] [log] [blame]
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
5 * Copyright (C) 2007 Logic Product Development, Inc.
6 * Peter Barada <peterb@logicpd.com>
7 *
8 * Copyright (C) 2007 MontaVista Software, Inc.
9 * Anton Vorontsov <avorontsov@ru.mvista.com>
10 *
11 * (C) Copyright 2008
12 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/*
24 * High Level Configuration Options
25 */
26#define CONFIG_E300 1 /* E300 family */
27#define CONFIG_QE 1 /* Has QE */
Peter Tyser62e73982009-05-22 17:23:24 -050028#define CONFIG_MPC83xx 1 /* MPC83xx family */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010029#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
30#define CONFIG_KMETER1 1 /* KMETER1 board specific */
Heiko Schochera8e72d02009-02-24 11:30:44 +010031#define CONFIG_HOSTNAME kmeter1
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010032
Heiko Schocher7937e4f2008-11-20 09:59:09 +010033/* include common defines/options for all Keymile boards */
34#include "keymile-common.h"
35
Heiko Schocher91fb8902010-01-20 09:05:32 +010036#define CONFIG_KM_UBI_PARTITION_NAME "ubi0"
37
Heiko Schocher2f6ea292010-01-07 08:55:50 +010038#define MTDIDS_DEFAULT "nor0=boot"
39#define MTDPARTS_DEFAULT \
40 "mtdparts=boot:768k(u-boot),128k(env),128k(envred)," \
41 "-(" CONFIG_KM_UBI_PARTITION_NAME ")"
42
Heiko Schocher46743182009-02-24 11:30:34 +010043#define CONFIG_MISC_INIT_R 1
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010044/*
45 * System Clock Setup
46 */
47#define CONFIG_83XX_CLKIN 66000000
48#define CONFIG_SYS_CLK_FREQ 66000000
49#define CONFIG_83XX_PCICLK 66000000
50
51/*
52 * Hardware Reset Configuration Word
53 */
54#define CONFIG_SYS_HRCW_LOW (\
55 HRCWL_CSB_TO_CLKIN_4X1 | \
56 HRCWL_CORE_TO_CSB_2X1 | \
57 HRCWL_CE_PLL_VCO_DIV_2 | \
58 HRCWL_CE_TO_PLL_1X6 )
59
60#define CONFIG_SYS_HRCW_HIGH (\
61 HRCWH_CORE_ENABLE | \
62 HRCWH_FROM_0X00000100 | \
Heiko Schochera8e72d02009-02-24 11:30:44 +010063 HRCWH_BOOTSEQ_DISABLE | \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010064 HRCWH_SW_WATCHDOG_DISABLE | \
65 HRCWH_ROM_LOC_LOCAL_16BIT | \
66 HRCWH_BIG_ENDIAN | \
Heiko Schochera8e72d02009-02-24 11:30:44 +010067 HRCWH_LALE_EARLY | \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010068 HRCWH_LDP_CLEAR )
69
70/*
71 * System IO Config
72 */
73#define CONFIG_SYS_SICRH 0x00000006
74#define CONFIG_SYS_SICRL 0x00000000
75
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010076/*
77 * IMMR new address
78 */
79#define CONFIG_SYS_IMMR 0xE0000000
80
81/*
Heiko Schocher5318b082010-01-07 08:56:00 +010082 * Bus Arbitration Configuration Register (ACR)
83 */
84#define CONFIG_SYS_ACR_PIPE_DEP 3 /* pipeline depth 4 transactions */
85#define CONFIG_SYS_ACR_RPTCNT 3 /* 4 consecutive transactions */
86#define CONFIG_SYS_ACR_APARK 0 /* park bus to master (below) */
87#define CONFIG_SYS_ACR_PARKM 3 /* parking master = QuiccEngine */
88
89/*
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010090 * DDR Setup
91 */
92#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
94#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
95#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
96 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
97
98#define CFG_83XX_DDR_USES_CS0
99
100#undef CONFIG_DDR_ECC
101
102/*
103 * DDRCDR - DDR Control Driver Register
104 */
105
106#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup */
107
108/*
109 * Manually set up DDR parameters
110 */
111#define CONFIG_DDR_II
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100112#define CONFIG_SYS_DDR_SIZE 2048 /* MB */
113#define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100114#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
115 CSCONFIG_ROW_BIT_13 | \
116 CSCONFIG_COL_BIT_10 | CSCONFIG_ODT_WR_ACS)
117
118#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
119 SDRAM_CFG_SREN)
120#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
121#define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Heiko Schochera8e72d02009-02-24 11:30:44 +0100122#define CONFIG_SYS_DDR_INTERVAL ((0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
123 (0x3cf << SDRAM_INTERVAL_REFINT_SHIFT))
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100124
Heiko Schochera8e72d02009-02-24 11:30:44 +0100125#define CONFIG_SYS_DDRCDR 0x40000001
126#define CONFIG_SYS_DDR_MODE 0x47860452
127#define CONFIG_SYS_DDR_MODE2 0x8080c000
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100128
129#define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
130 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
131 (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
132 (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
133 (0 << TIMING_CFG0_WWT_SHIFT) | \
134 (0 << TIMING_CFG0_RRT_SHIFT) | \
135 (0 << TIMING_CFG0_WRT_SHIFT) | \
136 (0 << TIMING_CFG0_RWT_SHIFT))
137
Heiko Schochera8e72d02009-02-24 11:30:44 +0100138#define CONFIG_SYS_DDR_TIMING_1 (( TIMING_CFG1_CASLAT_50) | \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100139 ( 2 << TIMING_CFG1_WRTORD_SHIFT) | \
Heiko Schochera8e72d02009-02-24 11:30:44 +0100140 ( 2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
141 ( 3 << TIMING_CFG1_WRREC_SHIFT) | \
142 ( 7 << TIMING_CFG1_REFREC_SHIFT) | \
143 ( 3 << TIMING_CFG1_ACTTORW_SHIFT) | \
144 ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
145 ( 3 << TIMING_CFG1_PRETOACT_SHIFT))
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100146
Heiko Schochera8e72d02009-02-24 11:30:44 +0100147#define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100148 (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
149 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
Heiko Schochera8e72d02009-02-24 11:30:44 +0100150 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
151 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100152 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
Heiko Schochera8e72d02009-02-24 11:30:44 +0100153 (5 << TIMING_CFG2_CPO_SHIFT))
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100154
155#define CONFIG_SYS_DDR_TIMING_3 0x00000000
156
157/*
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100158 * The reserved memory
159 */
160#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
161#define CONFIG_SYS_FLASH_BASE 0xF0000000
Heiko Schochera8e72d02009-02-24 11:30:44 +0100162#define CONFIG_SYS_PIGGY_BASE 0xE8000000
163#define CONFIG_SYS_PIGGY_SIZE 128
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100164#define CONFIG_SYS_PAXE_BASE 0xA0000000
Heiko Schochera8e72d02009-02-24 11:30:44 +0100165#define CONFIG_SYS_PAXE_SIZE 512
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100166
167#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
168#define CONFIG_SYS_RAMBOOT
169#else
170#undef CONFIG_SYS_RAMBOOT
171#endif
172
Kim Phillipsc1180842009-07-07 18:04:21 -0500173#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100174
175/*
176 * Initial RAM Base Address Setup
177 */
178#define CONFIG_SYS_INIT_RAM_LOCK 1
179#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
180#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
181#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
182#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
183
184/*
185 * Local Bus Configuration & Clock Setup
186 */
Kim Phillips328040a2009-09-25 18:19:44 -0500187#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
188#define CONFIG_SYS_LCRR_EADC LCRR_EADC_2
189#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100190
191/*
192 * Init Local Bus Memory Controller:
193 *
194 * Bank Bus Machine PortSz Size Device
195 * ---- --- ------- ------ ----- ------
196 * 0 Local GPCM 16 bit 256MB FLASH
Heiko Schochera8e72d02009-02-24 11:30:44 +0100197 * 1 Local GPCM 8 bit 128MB GPIO/PIGGY
198 * 3 Local GPCM 8 bit 512MB PAXE
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100199 *
200 */
201/*
202 * FLASH on the Local Bus
203 */
204#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
205#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
206#define CONFIG_SYS_FLASH_SIZE 256 /* max FLASH size is 256M */
207#define CONFIG_SYS_FLASH_PROTECTION 1
208#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
209
210#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
211#define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001b /* 256MB window size */
212
213#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
214 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
215 BR_V)
216
217#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) | \
218 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
219 OR_GPCM_SCY_5 | \
220 OR_GPCM_TRLX | OR_GPCM_EAD)
221
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100222#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100223#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100224#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100225
226#undef CONFIG_SYS_FLASH_CHECKSUM
227
228/*
229 * PRIO1/PIGGY on the local bus CS1
230 */
231#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_PIGGY_BASE /* Window base at flash base */
Heiko Schochera8e72d02009-02-24 11:30:44 +0100232#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000001A /* 128MB window size */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100233
234#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_PIGGY_BASE | \
235 (1 << BR_PS_SHIFT) | /* 8 bit port size */ \
236 BR_V)
Heiko Schochera8e72d02009-02-24 11:30:44 +0100237#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) | /* 128MB */ \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100238 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
239 OR_GPCM_SCY_2 | \
240 OR_GPCM_TRLX | OR_GPCM_EAD)
241
242/*
243 * PAXE on the local bus CS3
244 */
245#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_PAXE_BASE /* Window base at flash base */
Heiko Schochera8e72d02009-02-24 11:30:44 +0100246#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000001C /* 512MB window size */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100247
248#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PAXE_BASE | \
249 (1 << BR_PS_SHIFT) | /* 8 bit port size */ \
250 BR_V)
251#define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PAXE_SIZE) | \
252 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
253 OR_GPCM_SCY_2 | \
254 OR_GPCM_TRLX | OR_GPCM_EAD)
255
256/*
257 * Serial Port
258 */
259#define CONFIG_CONS_INDEX 1
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100260#define CONFIG_SYS_NS16550
261#define CONFIG_SYS_NS16550_SERIAL
262#define CONFIG_SYS_NS16550_REG_SIZE 1
263#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
264
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100265#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
266#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
267
268/* Pass open firmware flat tree */
269#define CONFIG_OF_LIBFDT 1
270#define CONFIG_OF_BOARD_SETUP 1
271#define CONFIG_OF_STDOUT_VIA_ALIAS
272
273/*
274 * General PCI
275 * Addresses are mapped 1-1.
276 */
277#undef CONFIG_PCI /* No PCI */
278
279#ifndef CONFIG_NET_MULTI
280#define CONFIG_NET_MULTI 1
281#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100282/*
283 * QE UEC ethernet configuration
284 */
285#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500286#define CONFIG_ETHPRIME "UEC0"
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100287
288#define CONFIG_UEC_ETH1 /* GETH1 */
289#define UEC_VERBOSE_DEBUG 1
290
291#ifdef CONFIG_UEC_ETH1
292#define CONFIG_SYS_UEC1_UCC_NUM 3 /* UCC4 */
293#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
294#define CONFIG_SYS_UEC1_TX_CLK QE_CLK17
295#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
296#define CONFIG_SYS_UEC1_PHY_ADDR 0
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100297#define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII
298#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100299#endif
300
301/*
302 * Environment
303 */
304
305#ifndef CONFIG_SYS_RAMBOOT
306#define CONFIG_ENV_IS_IN_FLASH 1
307#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
308#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100309#define CONFIG_ENV_OFFSET (CONFIG_SYS_MONITOR_LEN)
310
311/* Address and size of Redundant Environment Sector */
312#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
313#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
314
315#else /* CFG_RAMBOOT */
316#define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
317#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Heiko Schochera8e72d02009-02-24 11:30:44 +0100318#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100319#define CONFIG_ENV_SIZE 0x2000
320#endif /* CFG_RAMBOOT */
321
Heiko Schocher46743182009-02-24 11:30:34 +0100322/* I2C */
323#define CONFIG_HARD_I2C /* I2C with hardware support */
324#undef CONFIG_SOFT_I2C /* I2C bit-banged */
325#define CONFIG_FSL_I2C
326#define CONFIG_SYS_I2C_SPEED 200000 /* I2C speed and slave address */
327#define CONFIG_SYS_I2C_SLAVE 0x7F
328#define CONFIG_SYS_I2C_OFFSET 0x3000
329#define CONFIG_I2C_MULTI_BUS 1
Heiko Schocher46743182009-02-24 11:30:34 +0100330#define CONFIG_I2C_MUX 1
331
332/* EEprom support */
333#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Heiko Schocher46743182009-02-24 11:30:34 +0100334
335/* I2C SYSMON (LM75, AD7414 is almost compatible) */
336#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
337#define CONFIG_DTT_SENSORS {0, 1, 2, 3} /* Sensor addresses */
338#define CONFIG_SYS_DTT_MAX_TEMP 70
339#define CONFIG_SYS_DTT_LOW_TEMP -30
340#define CONFIG_SYS_DTT_HYSTERESIS 3
Heiko Schocher875f47282009-07-09 12:04:18 +0200341#define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
Heiko Schocher46743182009-02-24 11:30:34 +0100342
Heiko Schocher1bc95632009-07-21 17:13:40 +0200343#if defined(CONFIG_CMD_NAND)
344#define CONFIG_NAND_KMETER1
345#define CONFIG_SYS_MAX_NAND_DEVICE 1
346#define CONFIG_SYS_NAND_BASE CONFIG_SYS_PIGGY_BASE
347#endif
348
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100349#if defined(CONFIG_PCI)
350#define CONFIG_CMD_PCI
351#endif
352
353#if defined(CFG_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500354#undef CONFIG_CMD_SAVEENV
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100355#undef CONFIG_CMD_LOADS
356#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100357
358/*
359 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700360 * have to be in the first 256 MB of memory, since this is
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100361 * the maximum mapped by the Linux kernel during initialization.
362 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700363#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100364
365/*
366 * Core HID Setup
367 */
368#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500369#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
370 HID0_ENABLE_INSTRUCTION_CACHE)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100371#define CONFIG_SYS_HID2 HID2_HBE
372
373/*
374 * MMU Setup
375 */
376
377#define CONFIG_HIGH_BATS 1 /* High BATs supported */
378
379/* DDR: cache cacheable */
380#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | \
381 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
382#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
383#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
384#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
385
386/* IMMRBAR & PCI IO: cache-inhibit and guarded */
387#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
388 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
389#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
390#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
391#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
392
393/* PRIO1, PIGGY: icache cacheable, but dcache-inhibit and guarded */
394#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PIGGY_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
Heiko Schochera8e72d02009-02-24 11:30:44 +0100395#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PIGGY_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100396#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PIGGY_BASE | BATL_PP_10 | \
397 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
398#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
399
400/* FLASH: icache cacheable, but dcache-inhibit and guarded */
401#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
402#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
403#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
404 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
405#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
406
407/* Stack in dcache: cacheable, no memory coherence */
408#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
409#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
410#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
411#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
412
413/* PAXE: icache cacheable, but dcache-inhibit and guarded */
414#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
Heiko Schochera8e72d02009-02-24 11:30:44 +0100415#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PAXE_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100416#define CONFIG_SYS_DBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_10 | \
417 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
418#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
419
420#ifdef CONFIG_PCI
421/* PCI MEM space: cacheable */
422#define CFG_IBAT6L (CFG_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
423#define CFG_IBAT6U (CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
424#define CFG_DBAT6L CFG_IBAT6L
425#define CFG_DBAT6U CFG_IBAT6U
426/* PCI MMIO space: cache-inhibit and guarded */
427#define CFG_IBAT7L (CFG_PCI1_MMIO_PHYS | BATL_PP_10 | \
428 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
429#define CFG_IBAT7U (CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
430#define CFG_DBAT7L CFG_IBAT7L
431#define CFG_DBAT7U CFG_IBAT7U
432#else /* CONFIG_PCI */
433#define CONFIG_SYS_IBAT6L (0)
434#define CONFIG_SYS_IBAT6U (0)
435#define CONFIG_SYS_IBAT7L (0)
436#define CONFIG_SYS_IBAT7U (0)
437#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
438#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
439#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
440#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
441#endif /* CONFIG_PCI */
442
443/*
444 * Internal Definitions
445 *
446 * Boot Flags
447 */
448#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
449#define BOOTFLAG_WARM 0x02 /* Software reboot */
450
Heiko Schochera8e72d02009-02-24 11:30:44 +0100451#define BOOTFLASH_START F0000000
452
453#define CONFIG_PRAM 512 /* protected RAM [KBytes] */
454
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100455/*
456 * Environment Configuration
457 */
458#define CONFIG_ENV_OVERWRITE
Heiko Schochera8e72d02009-02-24 11:30:44 +0100459#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
460#define CONFIG_KM_DEF_ENV "km-common=empty\0"
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100461#endif
462
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100463#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schochera8e72d02009-02-24 11:30:44 +0100464 CONFIG_KM_DEF_ENV \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100465 "rootpath=/opt/eldk/ppc_82xx\0" \
Heiko Schochera8d51892009-03-12 07:37:18 +0100466 "addcon=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100467 "ramdisk_file=/tftpboot/kmeter1/uRamdisk\0" \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100468 "loadram=tftp ${ramdisk_addr_r} ${ramdisk_file}\0" \
469 "loadfdt=tftp ${fdt_addr_r} ${fdt_file}\0" \
Heiko Schochera8d51892009-03-12 07:37:18 +0100470 "loadkernel=tftp ${kernel_addr_r} ${bootfile}\0" \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100471 "unlock=yes\0" \
Heiko Schochera8d51892009-03-12 07:37:18 +0100472 "fdt_addr=F0080000\0" \
473 "kernel_addr=F00a0000\0" \
474 "ramdisk_addr=F03a0000\0" \
475 "ramdisk_addr_r=F10000\0" \
Heiko Schocher46743182009-02-24 11:30:34 +0100476 "EEprom_ivm=pca9547:70:9\0" \
477 "dtt_bus=pca9547:70:a\0" \
Heiko Schochera8e72d02009-02-24 11:30:44 +0100478 "mtdids=nor0=app \0" \
479 "mtdparts=" MK_STR(MTDPARTS_DEFAULT) "\0" \
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100480 ""
481
Heiko Schochera8e72d02009-02-24 11:30:44 +0100482#if defined(CONFIG_UEC_ETH)
483#define CONFIG_HAS_ETH0
484#endif
485
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100486#endif /* __CONFIG_H */