blob: 9e852599094090a65687a1e76a31920ef54b57b2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stelian Pop61e69d72008-05-08 20:52:22 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Pop61e69d72008-05-08 20:52:22 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
7 * Configuation settings for the AT91SAM9261EK board.
Stelian Pop61e69d72008-05-08 20:52:22 +02008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/* ARM asynchronous clock */
Xu, Hong0a614942011-07-31 22:49:00 +000014#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich443873d2010-02-24 10:29:16 +010015#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Stelian Pop61e69d72008-05-08 20:52:22 +020016
Xu, Hong0a614942011-07-31 22:49:00 +000017#ifdef CONFIG_AT91SAM9G10
18#define CONFIG_AT91SAM9G10EK /* It's an Atmel AT91SAM9G10 EK*/
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020019#else
Xu, Hong0a614942011-07-31 22:49:00 +000020#define CONFIG_AT91SAM9261EK /* It's an Atmel AT91SAM9261 EK*/
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020021#endif
Xu, Hong0a614942011-07-31 22:49:00 +000022
23#include <asm/hardware.h>
24
Xu, Hong0a614942011-07-31 22:49:00 +000025#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
26#define CONFIG_SETUP_MEMORY_TAGS
27#define CONFIG_INITRD_TAG
Stelian Pop61e69d72008-05-08 20:52:22 +020028
29#define CONFIG_SKIP_LOWLEVEL_INIT
Stelian Pop61e69d72008-05-08 20:52:22 +020030
Xu, Hong0a614942011-07-31 22:49:00 +000031#define CONFIG_ATMEL_LEGACY
Xu, Hong0a614942011-07-31 22:49:00 +000032
Stelian Pop61e69d72008-05-08 20:52:22 +020033/*
34 * Hardware drivers
35 */
Xu, Hong0a614942011-07-31 22:49:00 +000036
Stelian Pop905ed222008-05-08 14:52:30 +020037/* LCD */
Stelian Pop905ed222008-05-08 14:52:30 +020038#define LCD_BPP LCD_COLOR8
Xu, Hong0a614942011-07-31 22:49:00 +000039#define CONFIG_LCD_LOGO
Stelian Pop905ed222008-05-08 14:52:30 +020040#undef LCD_TEST_PATTERN
Xu, Hong0a614942011-07-31 22:49:00 +000041#define CONFIG_LCD_INFO
42#define CONFIG_LCD_INFO_BELOW_LOGO
Xu, Hong0a614942011-07-31 22:49:00 +000043#define CONFIG_ATMEL_LCD
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020044#ifdef CONFIG_AT91SAM9261EK
Xu, Hong0a614942011-07-31 22:49:00 +000045#define CONFIG_ATMEL_LCD_BGR555
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020046#endif
Xu, Hong0a614942011-07-31 22:49:00 +000047
Stelian Pop61e69d72008-05-08 20:52:22 +020048/*
49 * BOOTP options
50 */
Xu, Hong0a614942011-07-31 22:49:00 +000051#define CONFIG_BOOTP_BOOTFILESIZE
Stelian Pop61e69d72008-05-08 20:52:22 +020052
Stelian Pop61e69d72008-05-08 20:52:22 +020053/* SDRAM */
54#define CONFIG_NR_DRAM_BANKS 1
Xu, Hong0a614942011-07-31 22:49:00 +000055#define CONFIG_SYS_SDRAM_BASE 0x20000000
56#define CONFIG_SYS_SDRAM_SIZE 0x04000000
57#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +080058 (ATMEL_BASE_SRAM + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Stelian Pop61e69d72008-05-08 20:52:22 +020059
60/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010061#ifdef CONFIG_CMD_NAND
62#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MAX_NAND_DEVICE 1
64#define CONFIG_SYS_NAND_BASE 0x40000000
Xu, Hong0a614942011-07-31 22:49:00 +000065#define CONFIG_SYS_NAND_DBW_8
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010066/* our ALE is AD22 */
67#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
68/* our CLE is AD21 */
69#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
70#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
71#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15
Wolfgang Denk1f797742009-07-18 21:52:24 +020072
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010073#endif
Stelian Pop61e69d72008-05-08 20:52:22 +020074
Stelian Pop61e69d72008-05-08 20:52:22 +020075/* Ethernet */
Xu, Hong0a614942011-07-31 22:49:00 +000076#define CONFIG_DRIVER_DM9000
Stelian Pop61e69d72008-05-08 20:52:22 +020077#define CONFIG_DM9000_BASE 0x30000000
78#define DM9000_IO CONFIG_DM9000_BASE
79#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
Xu, Hong0a614942011-07-31 22:49:00 +000080#define CONFIG_DM9000_USE_16BIT
81#define CONFIG_DM9000_NO_SROM
Stelian Pop61e69d72008-05-08 20:52:22 +020082#define CONFIG_NET_RETRY_COUNT 20
Xu, Hong0a614942011-07-31 22:49:00 +000083#define CONFIG_RESET_PHY_R
Stelian Pop61e69d72008-05-08 20:52:22 +020084
85/* USB */
Jean-Christophe PLAGNIOL-VILLARDd42643f2009-03-27 23:26:44 +010086#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +080087#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Xu, Hong0a614942011-07-31 22:49:00 +000088#define CONFIG_USB_OHCI_NEW
Xu, Hong0a614942011-07-31 22:49:00 +000089#define CONFIG_SYS_USB_OHCI_CPU_INIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020091#ifdef CONFIG_AT91SAM9G10EK
92#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g10"
93#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020095#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop61e69d72008-05-08 20:52:22 +020097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop61e69d72008-05-08 20:52:22 +020099
Xu, Hong0a614942011-07-31 22:49:00 +0000100#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop61e69d72008-05-08 20:52:22 +0200102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
Stelian Pop61e69d72008-05-08 20:52:22 +0200104
105/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Nicolas Ferre09e10902008-12-06 13:11:14 +0100106#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200107#define CONFIG_ENV_SIZE 0x4200
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +0800108#define CONFIG_ENV_SECT_SIZE 0x210
109#define CONFIG_ENV_SPI_MAX_HZ 15000000
110#define CONFIG_BOOTCOMMAND "sf probe 0; " \
111 "sf read 0x22000000 0x84000 0x294000; " \
112 "bootm 0x22000000"
Stelian Pop61e69d72008-05-08 20:52:22 +0200113
Nicolas Ferre09e10902008-12-06 13:11:14 +0100114#elif CONFIG_SYS_USE_DATAFLASH_CS3
115
116/* bootstrap + u-boot + env + linux in dataflash on CS3 */
Nicolas Ferre09e10902008-12-06 13:11:14 +0100117#define CONFIG_ENV_OFFSET 0x4200
Nicolas Ferre09e10902008-12-06 13:11:14 +0100118#define CONFIG_ENV_SIZE 0x4200
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +0800119#define CONFIG_ENV_SECT_SIZE 0x210
120#define CONFIG_ENV_SPI_MAX_HZ 15000000
121#define CONFIG_BOOTCOMMAND "sf probe 0:3; " \
122 "sf read 0x22000000 0x84000 0x294000; " \
123 "bootm 0x22000000"
Nicolas Ferre09e10902008-12-06 13:11:14 +0100124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Pop61e69d72008-05-08 20:52:22 +0200126
127/* bootstrap + u-boot + env + linux in nandflash */
Nicolas Ferre64922442018-05-09 10:30:25 +0300128#define CONFIG_ENV_OFFSET 0x140000
Bo Shena8fd0632013-02-20 00:16:25 +0000129#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200130#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shena8fd0632013-02-20 00:16:25 +0000131#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
Stelian Pop61e69d72008-05-08 20:52:22 +0200132#endif
133
Stelian Pop61e69d72008-05-08 20:52:22 +0200134/*
135 * Size of malloc() pool
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop61e69d72008-05-08 20:52:22 +0200138
Stelian Pop61e69d72008-05-08 20:52:22 +0200139#endif