blob: d04a85cff5c608e91eba1d8348a6be098d1d4962 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Macpaul Lin01cfa112010-10-19 17:05:51 +08002/*
3 * Copyright (C) 2011 Andes Technology Corporation
4 * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
5 * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
Macpaul Lin01cfa112010-10-19 17:05:51 +08006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Masahiro Yamada499a5382015-07-15 20:59:28 +090011#include <asm/arch-ag101/ag101.h>
Macpaul Lin01cfa112010-10-19 17:05:51 +080012
13/*
14 * CPU and Board Configuration Options
15 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080016#define CONFIG_USE_INTERRUPT
17
18#define CONFIG_SKIP_LOWLEVEL_INIT
19
rick702affe2017-08-29 10:12:02 +080020#define CONFIG_ARCH_MAP_SYSMEM
rickf1113c92017-05-18 14:37:53 +080021
22#define CONFIG_BOOTP_SEND_HOSTNAME
23#define CONFIG_BOOTP_SERVERIP
ken kuo3756a372013-06-08 11:14:12 +080024
Macpaul Lin01cfa112010-10-19 17:05:51 +080025#ifndef CONFIG_SKIP_LOWLEVEL_INIT
26#define CONFIG_MEM_REMAP
27#endif
28
29#ifdef CONFIG_SKIP_LOWLEVEL_INIT
rick2492bfc2017-04-17 14:41:58 +080030#ifdef CONFIG_OF_CONTROL
31#undef CONFIG_OF_SEPARATE
32#define CONFIG_OF_EMBED
33#endif
Kun-Hua Huang89299e22015-08-24 14:52:35 +080034#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +080035
36/*
37 * Timer
38 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080039#define CONFIG_SYS_CLK_FREQ 39062500
40#define VERSION_CLOCK CONFIG_SYS_CLK_FREQ
41
42/*
43 * Use Externel CLOCK or PCLK
44 */
45#undef CONFIG_FTRTC010_EXTCLK
46
47#ifndef CONFIG_FTRTC010_EXTCLK
48#define CONFIG_FTRTC010_PCLK
49#endif
50
51#ifdef CONFIG_FTRTC010_EXTCLK
52#define TIMER_CLOCK 32768 /* CONFIG_FTRTC010_EXTCLK */
53#else
54#define TIMER_CLOCK CONFIG_SYS_HZ /* CONFIG_FTRTC010_PCLK */
55#endif
56
57#define TIMER_LOAD_VAL 0xffffffff
58
59/*
60 * Real Time Clock
61 */
62#define CONFIG_RTC_FTRTC010
63
64/*
65 * Real Time Clock Divider
66 * RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ)
67 */
68#define OSC_5MHZ (5*1000000)
69#define OSC_CLK (4*OSC_5MHZ)
70#define RTC_DIV_COUNT (0.5) /* Why?? */
71
72/*
73 * Serial console configuration
74 */
75
76/* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080077#define CONFIG_SYS_NS16550_SERIAL
78#define CONFIG_SYS_NS16550_COM1 CONFIG_FTUART010_02_BASE
rick2492bfc2017-04-17 14:41:58 +080079#ifndef CONFIG_DM_SERIAL
Macpaul Lin01cfa112010-10-19 17:05:51 +080080#define CONFIG_SYS_NS16550_REG_SIZE -4
rick2492bfc2017-04-17 14:41:58 +080081#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +080082#define CONFIG_SYS_NS16550_CLK ((18432000 * 20) / 25) /* AG101P */
83
Macpaul Lin01cfa112010-10-19 17:05:51 +080084/*
Macpaul Lin01cfa112010-10-19 17:05:51 +080085 * Miscellaneous configurable options
86 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080087
Macpaul Lin01cfa112010-10-19 17:05:51 +080088/*
Macpaul Lin01cfa112010-10-19 17:05:51 +080089 * Size of malloc() pool
90 */
91/* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */
92#define CONFIG_SYS_MALLOC_LEN (512 << 10)
93
94/*
Macpaul Lin01cfa112010-10-19 17:05:51 +080095 * AHB Controller configuration
96 */
97#define CONFIG_FTAHBC020S
98
99#ifdef CONFIG_FTAHBC020S
100#include <faraday/ftahbc020s.h>
101
102/* Address of PHYS_SDRAM_0 before memory remap is at 0x(100)00000 */
103#define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE 0x100
104
105/*
106 * CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6: this define is used in lowlevel_init.S,
107 * hence we cannot use FTAHBC020S_BSR_SIZE(2048) since it will use ffs() wrote
108 * in C language.
109 */
110#define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6 \
111 (FTAHBC020S_SLAVE_BSR_BASE(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE) | \
112 FTAHBC020S_SLAVE_BSR_SIZE(0xb))
113#endif
114
115/*
116 * Watchdog
117 */
118#define CONFIG_FTWDT010_WATCHDOG
119
120/*
121 * PMU Power controller configuration
122 */
123#define CONFIG_PMU
124#define CONFIG_FTPMU010_POWER
125
126#ifdef CONFIG_FTPMU010_POWER
127#include <faraday/ftpmu010.h>
128#define CONFIG_SYS_FTPMU010_PDLLCR0_HCLKOUTDIS 0x0E
129#define CONFIG_SYS_FTPMU010_SDRAMHTC (FTPMU010_SDRAMHTC_EBICTRL_DCSR | \
130 FTPMU010_SDRAMHTC_EBIDATA_DCSR | \
131 FTPMU010_SDRAMHTC_SDRAMCS_DCSR | \
132 FTPMU010_SDRAMHTC_SDRAMCTL_DCSR | \
133 FTPMU010_SDRAMHTC_CKE_DCSR | \
134 FTPMU010_SDRAMHTC_DQM_DCSR | \
135 FTPMU010_SDRAMHTC_SDCLK_DCSR)
136#endif
137
138/*
139 * SDRAM controller configuration
140 */
141#define CONFIG_FTSDMC021
142
143#ifdef CONFIG_FTSDMC021
144#include <faraday/ftsdmc021.h>
145
146#define CONFIG_SYS_FTSDMC021_TP1 (FTSDMC021_TP1_TRAS(2) | \
147 FTSDMC021_TP1_TRP(1) | \
148 FTSDMC021_TP1_TRCD(1) | \
149 FTSDMC021_TP1_TRF(3) | \
150 FTSDMC021_TP1_TWR(1) | \
151 FTSDMC021_TP1_TCL(2))
152
153#define CONFIG_SYS_FTSDMC021_TP2 (FTSDMC021_TP2_INI_PREC(4) | \
154 FTSDMC021_TP2_INI_REFT(8) | \
155 FTSDMC021_TP2_REF_INTV(0x180))
156
157/*
158 * CONFIG_SYS_FTSDMC021_CR1: this define is used in lowlevel_init.S,
159 * hence we cannot use FTSDMC021_BANK_SIZE(64) since it will use ffs() wrote in
160 * C language.
161 */
162#define CONFIG_SYS_FTSDMC021_CR1 (FTSDMC021_CR1_DDW(2) | \
163 FTSDMC021_CR1_DSZ(3) | \
164 FTSDMC021_CR1_MBW(2) | \
165 FTSDMC021_CR1_BNKSIZE(6))
166
167#define CONFIG_SYS_FTSDMC021_CR2 (FTSDMC021_CR2_IPREC | \
168 FTSDMC021_CR2_IREF | \
169 FTSDMC021_CR2_ISMR)
170
171#define CONFIG_SYS_FTSDMC021_BANK0_BASE CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE
172#define CONFIG_SYS_FTSDMC021_BANK0_BSR (FTSDMC021_BANK_ENABLE | \
173 CONFIG_SYS_FTSDMC021_BANK0_BASE)
174
ken kuo7abab272013-06-08 11:14:09 +0800175#define CONFIG_SYS_FTSDMC021_BANK1_BASE \
176 (CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE + (PHYS_SDRAM_0_SIZE >> 20))
177#define CONFIG_SYS_FTSDMC021_BANK1_BSR (FTSDMC021_BANK_ENABLE | \
178 CONFIG_SYS_FTSDMC021_BANK1_BASE)
Macpaul Lin01cfa112010-10-19 17:05:51 +0800179#endif
180
181/*
182 * Physical Memory Map
183 */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800184#ifdef CONFIG_SKIP_LOWLEVEL_INIT
185#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
186#else
187#ifdef CONFIG_MEM_REMAP
188#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
189#else
190#define PHYS_SDRAM_0 0x80000000 /* SDRAM Bank #1 */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800191#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +0800192#endif
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800193
ken kuo7abab272013-06-08 11:14:09 +0800194#define PHYS_SDRAM_1 \
195 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800196
ken kuo7abab272013-06-08 11:14:09 +0800197#define CONFIG_NR_DRAM_BANKS 2 /* we have 2 bank of DRAM */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800198
199#ifdef CONFIG_SKIP_LOWLEVEL_INIT
200#define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
201#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
202#else
203#ifdef CONFIG_MEM_REMAP
204#define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
205#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
206#else
207#define PHYS_SDRAM_0_SIZE 0x08000000 /* 128 MB */
208#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
209#endif
210#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +0800211
212#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
213
214#ifdef CONFIG_MEM_REMAP
215#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0xA0000 - \
216 GENERATED_GBL_DATA_SIZE)
217#else
218#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
219 GENERATED_GBL_DATA_SIZE)
220#endif /* CONFIG_MEM_REMAP */
221
222/*
223 * Load address and memory test area should agree with
Bin Meng75574052016-02-05 19:30:11 -0800224 * arch/nds32/config.mk. Be careful not to overwrite U-Boot itself.
Macpaul Lin01cfa112010-10-19 17:05:51 +0800225 */
226#define CONFIG_SYS_LOAD_ADDR 0x300000
227
228/* memtest works on 63 MB in DRAM */
229#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_0
230#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_0 + 0x03F00000)
231
232/*
233 * Static memory controller configuration
234 */
235#define CONFIG_FTSMC020
236
237#ifdef CONFIG_FTSMC020
238#include <faraday/ftsmc020.h>
239
240#define CONFIG_SYS_FTSMC020_CONFIGS { \
241 { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \
242 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \
243}
244
245#ifndef CONFIG_SKIP_LOWLEVEL_INIT /* FLASH is on BANK 0 */
246#define FTSMC020_BANK0_LOWLV_CONFIG (FTSMC020_BANK_ENABLE | \
247 FTSMC020_BANK_SIZE_32M | \
248 FTSMC020_BANK_MBW_32)
249
250#define FTSMC020_BANK0_LOWLV_TIMING (FTSMC020_TPR_RBE | \
251 FTSMC020_TPR_AST(1) | \
252 FTSMC020_TPR_CTW(1) | \
253 FTSMC020_TPR_ATI(1) | \
254 FTSMC020_TPR_AT2(1) | \
255 FTSMC020_TPR_WTC(1) | \
256 FTSMC020_TPR_AHT(1) | \
257 FTSMC020_TPR_TRNA(1))
258#endif
259
260/*
261 * FLASH on ADP_AG101P is connected to BANK0
262 * Just disalbe the other BANK to avoid detection error.
263 */
264#define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_ENABLE | \
265 FTSMC020_BANK_BASE(PHYS_FLASH_1) | \
266 FTSMC020_BANK_SIZE_32M | \
267 FTSMC020_BANK_MBW_32)
268
269#define FTSMC020_BANK0_TIMING (FTSMC020_TPR_AST(3) | \
270 FTSMC020_TPR_CTW(3) | \
271 FTSMC020_TPR_ATI(0xf) | \
272 FTSMC020_TPR_AT2(3) | \
273 FTSMC020_TPR_WTC(3) | \
274 FTSMC020_TPR_AHT(3) | \
275 FTSMC020_TPR_TRNA(0xf))
276
277#define FTSMC020_BANK1_CONFIG (0x00)
278#define FTSMC020_BANK1_TIMING (0x00)
279#endif /* CONFIG_FTSMC020 */
280
281/*
282 * FLASH and environment organization
283 */
284/* use CFI framework */
285#define CONFIG_SYS_FLASH_CFI
286#define CONFIG_FLASH_CFI_DRIVER
287
288#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
289#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800290#define CONFIG_SYS_CFI_FLASH_STATUS_POLL
Macpaul Lin01cfa112010-10-19 17:05:51 +0800291
292/* support JEDEC */
293
294/* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
295#ifdef CONFIG_SKIP_LOWLEVEL_INIT
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800296#define PHYS_FLASH_1 0x80000000 /* BANK 0 */
297#else
Macpaul Lin01cfa112010-10-19 17:05:51 +0800298#ifdef CONFIG_MEM_REMAP
299#define PHYS_FLASH_1 0x80000000 /* BANK 0 */
300#else
301#define PHYS_FLASH_1 0x00000000 /* BANK 0 */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800302#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +0800303#endif /* CONFIG_MEM_REMAP */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800304
305#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
306#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
307#define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
308
309#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
310#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
311
312/* max number of memory banks */
313/*
314 * There are 4 banks supported for this Controller,
315 * but we have only 1 bank connected to flash on board
316 */
rickf1113c92017-05-18 14:37:53 +0800317#ifndef CONFIG_SYS_MAX_FLASH_BANKS_DETECT
Macpaul Lin01cfa112010-10-19 17:05:51 +0800318#define CONFIG_SYS_MAX_FLASH_BANKS 1
rickf1113c92017-05-18 14:37:53 +0800319#endif
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800320#define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
Macpaul Lin01cfa112010-10-19 17:05:51 +0800321
322/* max number of sectors on one chip */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800323#define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
Macpaul Lin01cfa112010-10-19 17:05:51 +0800324#define CONFIG_ENV_SECT_SIZE CONFIG_FLASH_SECTOR_SIZE
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800325#define CONFIG_SYS_MAX_FLASH_SECT 512
Macpaul Lin01cfa112010-10-19 17:05:51 +0800326
327/* environments */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800328#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x140000)
329#define CONFIG_ENV_SIZE 8192
330#define CONFIG_ENV_OVERWRITE
331
rickf1113c92017-05-18 14:37:53 +0800332/*
333 * For booting Linux, the board info and command line data
334 * have to be in the first 16 MB of memory, since this is
335 * the maximum mapped by the Linux kernel during initialization.
336 */
337
338/* Initial Memory map for Linux*/
339#define CONFIG_SYS_BOOTMAPSZ (64 << 20)
340/* Increase max gunzip size */
341#define CONFIG_SYS_BOOTM_LEN (64 << 20)
342
Macpaul Lin01cfa112010-10-19 17:05:51 +0800343#endif /* __CONFIG_H */