blob: c7bf531f6a86082e0061295bead94026779d86ac [file] [log] [blame]
wdenk4ca32362004-12-16 15:52:40 +00001/*
Detlev Zundel69064962009-03-30 00:31:35 +02002 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
wdenk8d5d28a2005-04-02 22:37:54 +00005 * (C) Copyright 2003-2005
wdenk4ca32362004-12-16 15:52:40 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenk4ca32362004-12-16 15:52:40 +00009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090019#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk4ca32362004-12-16 15:52:40 +000021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022/*
23 * Valid values for CONFIG_SYS_TEXT_BASE are:
24 * 0xFFE00000 boot low
25 * 0x00100000 boot from RAM (for testing only)
26 */
27#ifndef CONFIG_SYS_TEXT_BASE
28#define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
29#endif
Wolfgang Denk341e5e72010-11-28 21:18:58 +010030#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020031
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk4ca32362004-12-16 15:52:40 +000033
wdenk99408ba2005-02-24 22:44:16 +000034#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
35
Becky Bruce03ea1be2008-05-08 19:02:12 -050036#define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
wdenk4ca32362004-12-16 15:52:40 +000038/*
39 * Serial console configuration
40 */
wdenk99408ba2005-02-24 22:44:16 +000041#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk4ca32362004-12-16 15:52:40 +000044
45/*
wdenk81414462005-01-31 22:09:11 +000046 * PCI Mapping:
47 * 0x40000000 - 0x4fffffff - PCI Memory
48 * 0x50000000 - 0x50ffffff - PCI IO Space
49 */
50#define CONFIG_PCI 1
51#define CONFIG_PCI_PNP 1
52#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050053#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk81414462005-01-31 22:09:11 +000054
55#define CONFIG_PCI_MEM_BUS 0x40000000
56#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
57#define CONFIG_PCI_MEM_SIZE 0x10000000
58
59#define CONFIG_PCI_IO_BUS 0x50000000
60#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
61#define CONFIG_PCI_IO_SIZE 0x01000000
62
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_XLB_PIPELINING 1
wdenk81414462005-01-31 22:09:11 +000064
65/* Partitions */
66#define CONFIG_MAC_PARTITION
67#define CONFIG_DOS_PARTITION
68#define CONFIG_ISO_PARTITION
69
Jon Loeliger860435b2007-07-04 22:32:32 -050070
wdenk81414462005-01-31 22:09:11 +000071/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeliger860435b2007-07-04 22:32:32 -050081 * Command line configuration.
wdenk4ca32362004-12-16 15:52:40 +000082 */
Detlev Zundel69064962009-03-30 00:31:35 +020083#define CONFIG_CMD_DATE
Jon Loeliger860435b2007-07-04 22:32:32 -050084#define CONFIG_CMD_DHCP
85#define CONFIG_CMD_EXT2
86#define CONFIG_CMD_FAT
87#define CONFIG_CMD_IDE
Jon Loeliger860435b2007-07-04 22:32:32 -050088#define CONFIG_CMD_PCI
Detlev Zundel69064962009-03-30 00:31:35 +020089#define CONFIG_CMD_PING
Jon Loeliger860435b2007-07-04 22:32:32 -050090#define CONFIG_CMD_SNTP
91#define CONFIG_CMD_USB
92
wdenk286dca82005-03-04 11:27:31 +000093#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
94
Wolfgang Denk0708bc62010-10-07 21:51:12 +020095#if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096# define CONFIG_SYS_LOWBOOT 1
wdenk4ca32362004-12-16 15:52:40 +000097#endif
98
99/*
100 * Autobooting
101 */
Wolfgang Denka71cec72006-02-07 15:18:25 +0100102#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk4ca32362004-12-16 15:52:40 +0000103
104#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100105 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk4ca32362004-12-16 15:52:40 +0000106 "echo"
107
108#undef CONFIG_BOOTARGS
109
Wolfgang Denka71cec72006-02-07 15:18:25 +0100110#define CONFIG_IPADDR 192.168.100.2
111#define CONFIG_SERVERIP 192.168.100.1
112#define CONFIG_NETMASK 255.255.255.0
113#define HOSTNAME inka4x0
Joe Hershbergere4da2482011-10-13 13:03:48 +0000114#define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
Joe Hershberger257ff782011-10-13 13:03:47 +0000115#define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
Wolfgang Denka71cec72006-02-07 15:18:25 +0100116
wdenk4ca32362004-12-16 15:52:40 +0000117#define CONFIG_EXTRA_ENV_SETTINGS \
118 "netdev=eth0\0" \
119 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100120 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4ca32362004-12-16 15:52:40 +0000121 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100122 "addip=setenv bootargs ${bootargs} " \
123 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
124 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100125 "addcons=setenv bootargs ${bootargs} " \
126 "console=ttyS0,${baudrate}\0" \
127 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100128 "bootm ${kernel_addr}\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100129 "net_nfs=tftp 200000 ${bootfile};" \
130 "run nfsargs addip addcons;bootm\0" \
131 "enable_disp=mw.l 100000 04000000 1;" \
132 "cp.l 100000 f0000b20 1;" \
133 "cp.l 100000 f0000b28 1\0" \
134 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
135 "ide_boot=ext2load ide 0:1 200000 uImage;" \
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +0100136 "run ideargs addip addcons enable_disp;bootm\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100137 "brightness=255\0" \
wdenk4ca32362004-12-16 15:52:40 +0000138 ""
139
Wolfgang Denka71cec72006-02-07 15:18:25 +0100140#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk4ca32362004-12-16 15:52:40 +0000141
142/*
143 * IPB Bus clocking configuration.
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk4ca32362004-12-16 15:52:40 +0000146
147/*
148 * Flash configuration
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200151#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_BASE 0xffe00000
153#define CONFIG_SYS_FLASH_SIZE 0x00200000
154#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
155#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
156#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
157#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk4ca32362004-12-16 15:52:40 +0000158
159/*
160 * Environment settings
161 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200162#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200164#define CONFIG_ENV_SIZE 0x2000
165#define CONFIG_ENV_SECT_SIZE 0x2000
wdenk4ca32362004-12-16 15:52:40 +0000166#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk4ca32362004-12-16 15:52:40 +0000168
169/*
170 * Memory map
171 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_MBAR 0xF0000000
173#define CONFIG_SYS_SDRAM_BASE 0x00000000
174#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk4ca32362004-12-16 15:52:40 +0000175
Marian Balakowicz209d5132007-11-15 13:29:55 +0100176/*
177 * SDRAM controller configuration
178 */
179#undef CONFIG_SDR_MT48LC16M16A2
180#undef CONFIG_DDR_MT46V16M16
181#undef CONFIG_DDR_MT46V32M16
182#undef CONFIG_DDR_HYB25D512160BF
183#define CONFIG_DDR_K4H511638C
wdenk4ca32362004-12-16 15:52:40 +0000184
185/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidmanf969a682010-09-20 08:51:53 +0200187
wdenk4ca32362004-12-16 15:52:40 +0000188/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidmanf969a682010-09-20 08:51:53 +0200189#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
190
191#ifdef CONFIG_POST
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200192#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000193#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200194#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000195#endif
196
Wolfgang Denk0191e472010-10-26 14:34:52 +0200197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk4ca32362004-12-16 15:52:40 +0000199
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200200#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
202# define CONFIG_SYS_RAMBOOT 1
wdenk4ca32362004-12-16 15:52:40 +0000203#endif
204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
206#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
207#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk4ca32362004-12-16 15:52:40 +0000208
209/*
210 * Ethernet configuration
211 */
212#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800213#define CONFIG_MPC5xxx_FEC_MII100
wdenk4ca32362004-12-16 15:52:40 +0000214/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800215 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk4ca32362004-12-16 15:52:40 +0000216 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800217/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk4ca32362004-12-16 15:52:40 +0000218#define CONFIG_PHY_ADDR 0x00
Wolfgang Denka71cec72006-02-07 15:18:25 +0100219#define CONFIG_MII
wdenk4ca32362004-12-16 15:52:40 +0000220
221/*
222 * GPIO configuration
223 *
wdenk8c61fe52005-04-22 15:09:09 +0000224 * use CS1 as gpio_wkup_6 output
225 * Bit 0 (mask: 0x80000000): 0
wdenk4ca32362004-12-16 15:52:40 +0000226 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
227 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
228 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
229 * EEPROM
230 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
Detlev Zundel69064962009-03-30 00:31:35 +0200231 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
232 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
233 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
wdenk4ca32362004-12-16 15:52:40 +0000234 */
Detlev Zundel69064962009-03-30 00:31:35 +0200235#define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
wdenk4ca32362004-12-16 15:52:40 +0000236
237/*
238 * RTC configuration
239 */
Detlev Zundel69064962009-03-30 00:31:35 +0200240#define CONFIG_RTC_RTC4543 1 /* use external RTC */
241
242/*
243 * Software (bit-bang) three wire serial configuration
244 *
245 * Note that we need the ifdefs because otherwise compilation of
246 * mkimage.c fails.
247 */
248#define CONFIG_SOFT_TWS 1
249
250#ifdef TWS_IMPLEMENTATION
251#include <mpc5xxx.h>
252#include <asm/io.h>
253
254#define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
255#define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
256#define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
257#define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
258
259static inline void tws_ce(unsigned bit)
260{
261 struct mpc5xxx_wu_gpio *wu_gpio =
262 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
263 if (bit)
264 setbits_8(&wu_gpio->dvo, TWS_CE);
265 else
266 clrbits_8(&wu_gpio->dvo, TWS_CE);
267}
268
269static inline void tws_wr(unsigned bit)
270{
271 struct mpc5xxx_wu_gpio *wu_gpio =
272 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
273 if (bit)
274 setbits_8(&wu_gpio->dvo, TWS_WR);
275 else
276 clrbits_8(&wu_gpio->dvo, TWS_WR);
277}
278
279static inline void tws_clk(unsigned bit)
280{
281 struct mpc5xxx_gpio *gpio =
282 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
283 if (bit)
284 setbits_8(&gpio->sint_dvo, TWS_CLK);
285 else
286 clrbits_8(&gpio->sint_dvo, TWS_CLK);
287}
288
289static inline void tws_data(unsigned bit)
290{
291 struct mpc5xxx_gpio *gpio =
292 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
293 if (bit)
294 setbits_8(&gpio->sint_dvo, TWS_DATA);
295 else
296 clrbits_8(&gpio->sint_dvo, TWS_DATA);
297}
298
299static inline unsigned tws_data_read(void)
300{
301 struct mpc5xxx_gpio *gpio =
302 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
303 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
304}
305
306static inline void tws_data_config_output(unsigned output)
307{
308 struct mpc5xxx_gpio *gpio =
309 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
310 if (output)
311 setbits_8(&gpio->sint_ddr, TWS_DATA);
312 else
313 clrbits_8(&gpio->sint_ddr, TWS_DATA);
314}
315#endif /* TWS_IMPLEMENTATION */
wdenk4ca32362004-12-16 15:52:40 +0000316
317/*
318 * Miscellaneous configurable options
319 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger860435b2007-07-04 22:32:32 -0500321#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000323#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000325#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
327#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
328#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger860435b2007-07-04 22:32:32 -0500331#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger860435b2007-07-04 22:32:32 -0500333#endif
334
wdenk4ca32362004-12-16 15:52:40 +0000335/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_ALT_MEMTEST
wdenk4ca32362004-12-16 15:52:40 +0000337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
339#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk4ca32362004-12-16 15:52:40 +0000340
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk4ca32362004-12-16 15:52:40 +0000342
wdenk4ca32362004-12-16 15:52:40 +0000343/*
Jon Loeliger140b69c2007-07-10 09:38:02 -0500344 * Enable loopw command.
wdenk4ca32362004-12-16 15:52:40 +0000345 */
346#define CONFIG_LOOPW
347
348/*
349 * Various low-level settings
350 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
352#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk4ca32362004-12-16 15:52:40 +0000353
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
355#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
356#define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
357#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
358#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000359
wdenk62fea7e2005-02-27 23:46:58 +0000360/* 32Mbit SRAM @0x30000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_CS1_START 0x30000000
362#define CONFIG_SYS_CS1_SIZE 0x00400000
363#define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenk62fea7e2005-02-27 23:46:58 +0000364
365/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_CS2_START 0x80000000
367#define CONFIG_SYS_CS2_SIZE 0x0001000
368#define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
wdenk62fea7e2005-02-27 23:46:58 +0000369
wdenkb995b0f2005-03-06 01:21:30 +0000370/* GPIO in @0x30400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_CS3_START 0x30400000
372#define CONFIG_SYS_CS3_SIZE 0x00100000
373#define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenkb995b0f2005-03-06 01:21:30 +0000374
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_CS_BURST 0x00000000
376#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk4ca32362004-12-16 15:52:40 +0000377
wdenk81414462005-01-31 22:09:11 +0000378/*-----------------------------------------------------------------------
379 * USB stuff
380 *-----------------------------------------------------------------------
381 */
382#define CONFIG_USB_OHCI
wdenk99408ba2005-02-24 22:44:16 +0000383#define CONFIG_USB_CLOCK 0x00015555
384#define CONFIG_USB_CONFIG 0x00001000
wdenkacd05362005-02-24 23:23:29 +0000385#define CONFIG_USB_STORAGE
wdenk81414462005-01-31 22:09:11 +0000386
wdenk286dca82005-03-04 11:27:31 +0000387/*-----------------------------------------------------------------------
388 * IDE/ATA stuff Supports IDE harddisk
389 *-----------------------------------------------------------------------
390 */
391
392#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
393
394#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
395#undef CONFIG_IDE_LED /* LED for ide not supported */
396
wdenk286dca82005-03-04 11:27:31 +0000397#define CONFIG_IDE_PREINIT
398
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
400#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk286dca82005-03-04 11:27:31 +0000401
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
403#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
404#define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
405#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
406#define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
407#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
wdenk286dca82005-03-04 11:27:31 +0000408
409#define CONFIG_ATAPI 1
Wolfgang Denkf67ef1e2005-09-21 10:07:56 +0200410
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenk286dca82005-03-04 11:27:31 +0000412
wdenk4ca32362004-12-16 15:52:40 +0000413#endif /* __CONFIG_H */