blob: dbeb88afe37025392f337ef1dc6ce2ee78971fc9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vivek Gautam4912dcc2013-09-14 14:02:45 +05302/*
3 * USB HOST XHCI Controller stack
4 *
5 * Based on xHCI host controller driver in linux-kernel
6 * by Sarah Sharp.
7 *
8 * Copyright (C) 2008 Intel Corp.
9 * Author: Sarah Sharp
10 *
11 * Copyright (C) 2013 Samsung Electronics Co.Ltd
12 * Authors: Vivek Gautam <gautam.vivek@samsung.com>
13 * Vikas Sajjan <vikas.sajjan@samsung.com>
Vivek Gautam4912dcc2013-09-14 14:02:45 +053014 */
15
16/**
17 * This file gives the xhci stack for usb3.0 looking into
18 * xhci specification Rev1.0 (5/21/10).
19 * The quirk devices support hasn't been given yet.
20 */
21
22#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070023#include <cpu_func.h>
Simon Glass49b41832015-03-25 12:22:53 -060024#include <dm.h>
Sean Anderson429ce522020-10-04 21:39:53 -040025#include <dm/device_compat.h>
Simon Glass0f2af882020-05-10 11:40:05 -060026#include <log.h>
Vivek Gautam4912dcc2013-09-14 14:02:45 +053027#include <malloc.h>
Sean Anderson429ce522020-10-04 21:39:53 -040028#include <usb.h>
29#include <usb/xhci.h>
Vivek Gautam4912dcc2013-09-14 14:02:45 +053030#include <watchdog.h>
Sean Anderson429ce522020-10-04 21:39:53 -040031#include <asm/byteorder.h>
Vivek Gautam4912dcc2013-09-14 14:02:45 +053032#include <asm/cache.h>
33#include <asm/unaligned.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060034#include <linux/bitops.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060035#include <linux/bug.h>
Simon Glassdbd79542020-05-10 11:40:11 -060036#include <linux/delay.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090037#include <linux/errno.h>
developer14bb3502020-09-08 19:00:03 +020038#include <linux/iopoll.h>
Vivek Gautam4912dcc2013-09-14 14:02:45 +053039
Vivek Gautam4912dcc2013-09-14 14:02:45 +053040static struct descriptor {
41 struct usb_hub_descriptor hub;
42 struct usb_device_descriptor device;
43 struct usb_config_descriptor config;
44 struct usb_interface_descriptor interface;
45 struct usb_endpoint_descriptor endpoint;
46 struct usb_ss_ep_comp_descriptor ep_companion;
47} __attribute__ ((packed)) descriptor = {
48 {
49 0xc, /* bDescLength */
50 0x2a, /* bDescriptorType: hub descriptor */
51 2, /* bNrPorts -- runtime modified */
52 cpu_to_le16(0x8), /* wHubCharacteristics */
53 10, /* bPwrOn2PwrGood */
54 0, /* bHubCntrCurrent */
Bin Meng0d66b3a2017-07-19 21:50:00 +080055 { /* Device removable */
56 } /* at most 7 ports! XXX */
Vivek Gautam4912dcc2013-09-14 14:02:45 +053057 },
58 {
59 0x12, /* bLength */
60 1, /* bDescriptorType: UDESC_DEVICE */
61 cpu_to_le16(0x0300), /* bcdUSB: v3.0 */
62 9, /* bDeviceClass: UDCLASS_HUB */
63 0, /* bDeviceSubClass: UDSUBCLASS_HUB */
64 3, /* bDeviceProtocol: UDPROTO_SSHUBSTT */
65 9, /* bMaxPacketSize: 512 bytes 2^9 */
66 0x0000, /* idVendor */
67 0x0000, /* idProduct */
68 cpu_to_le16(0x0100), /* bcdDevice */
69 1, /* iManufacturer */
70 2, /* iProduct */
71 0, /* iSerialNumber */
72 1 /* bNumConfigurations: 1 */
73 },
74 {
75 0x9,
76 2, /* bDescriptorType: UDESC_CONFIG */
77 cpu_to_le16(0x1f), /* includes SS endpoint descriptor */
78 1, /* bNumInterface */
79 1, /* bConfigurationValue */
80 0, /* iConfiguration */
81 0x40, /* bmAttributes: UC_SELF_POWER */
82 0 /* bMaxPower */
83 },
84 {
85 0x9, /* bLength */
86 4, /* bDescriptorType: UDESC_INTERFACE */
87 0, /* bInterfaceNumber */
88 0, /* bAlternateSetting */
89 1, /* bNumEndpoints */
90 9, /* bInterfaceClass: UICLASS_HUB */
91 0, /* bInterfaceSubClass: UISUBCLASS_HUB */
92 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */
93 0 /* iInterface */
94 },
95 {
96 0x7, /* bLength */
97 5, /* bDescriptorType: UDESC_ENDPOINT */
98 0x81, /* bEndpointAddress: IN endpoint 1 */
99 3, /* bmAttributes: UE_INTERRUPT */
100 8, /* wMaxPacketSize */
101 255 /* bInterval */
102 },
103 {
104 0x06, /* ss_bLength */
105 0x30, /* ss_bDescriptorType: SS EP Companion */
106 0x00, /* ss_bMaxBurst: allows 1 TX between ACKs */
107 /* ss_bmAttributes: 1 packet per service interval */
108 0x00,
109 /* ss_wBytesPerInterval: 15 bits for max 15 ports */
110 cpu_to_le16(0x02),
111 },
112};
113
Simon Glassa49e27b2015-03-25 12:22:49 -0600114struct xhci_ctrl *xhci_get_ctrl(struct usb_device *udev)
115{
Simon Glass49b41832015-03-25 12:22:53 -0600116 struct udevice *dev;
117
118 /* Find the USB controller */
119 for (dev = udev->dev;
120 device_get_uclass_id(dev) != UCLASS_USB;
121 dev = dev->parent)
122 ;
123 return dev_get_priv(dev);
Simon Glassa49e27b2015-03-25 12:22:49 -0600124}
125
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530126/**
127 * Waits for as per specified amount of time
128 * for the "result" to match with "done"
129 *
130 * @param ptr pointer to the register to be read
131 * @param mask mask for the value read
132 * @param done value to be campared with result
133 * @param usec time to wait till
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100134 * Return: 0 if handshake is success else < 0 on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530135 */
developer14bb3502020-09-08 19:00:03 +0200136static int
137handshake(uint32_t volatile *ptr, uint32_t mask, uint32_t done, int usec)
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530138{
139 uint32_t result;
developer14bb3502020-09-08 19:00:03 +0200140 int ret;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530141
developer14bb3502020-09-08 19:00:03 +0200142 ret = readx_poll_sleep_timeout(xhci_readl, ptr, result,
143 (result & mask) == done || result == U32_MAX,
144 1, usec);
145 if (result == U32_MAX) /* card removed */
146 return -ENODEV;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530147
developer14bb3502020-09-08 19:00:03 +0200148 return ret;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530149}
150
151/**
152 * Set the run bit and wait for the host to be running.
153 *
154 * @param hcor pointer to host controller operation registers
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100155 * Return: status of the Handshake
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530156 */
157static int xhci_start(struct xhci_hcor *hcor)
158{
159 u32 temp;
160 int ret;
161
162 puts("Starting the controller\n");
163 temp = xhci_readl(&hcor->or_usbcmd);
164 temp |= (CMD_RUN);
165 xhci_writel(&hcor->or_usbcmd, temp);
166
167 /*
168 * Wait for the HCHalted Status bit to be 0 to indicate the host is
169 * running.
170 */
171 ret = handshake(&hcor->or_usbsts, STS_HALT, 0, XHCI_MAX_HALT_USEC);
172 if (ret)
173 debug("Host took too long to start, "
174 "waited %u microseconds.\n",
175 XHCI_MAX_HALT_USEC);
176 return ret;
177}
178
179/**
180 * Resets the XHCI Controller
181 *
182 * @param hcor pointer to host controller operation registers
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100183 * Return: -EBUSY if XHCI Controller is not halted else status of handshake
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530184 */
Masahiro Yamada6d8e4332017-06-22 16:35:14 +0900185static int xhci_reset(struct xhci_hcor *hcor)
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530186{
187 u32 cmd;
188 u32 state;
189 int ret;
190
191 /* Halting the Host first */
Sergey Temerkhanov65bb4542015-08-17 15:38:07 +0300192 debug("// Halt the HC: %p\n", hcor);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530193 state = xhci_readl(&hcor->or_usbsts) & STS_HALT;
194 if (!state) {
195 cmd = xhci_readl(&hcor->or_usbcmd);
196 cmd &= ~CMD_RUN;
197 xhci_writel(&hcor->or_usbcmd, cmd);
198 }
199
200 ret = handshake(&hcor->or_usbsts,
201 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
202 if (ret) {
203 printf("Host not halted after %u microseconds.\n",
204 XHCI_MAX_HALT_USEC);
205 return -EBUSY;
206 }
207
208 debug("// Reset the HC\n");
209 cmd = xhci_readl(&hcor->or_usbcmd);
210 cmd |= CMD_RESET;
211 xhci_writel(&hcor->or_usbcmd, cmd);
212
213 ret = handshake(&hcor->or_usbcmd, CMD_RESET, 0, XHCI_MAX_RESET_USEC);
214 if (ret)
215 return ret;
216
217 /*
218 * xHCI cannot write to any doorbells or operational registers other
219 * than status until the "Controller Not Ready" flag is cleared.
220 */
221 return handshake(&hcor->or_usbsts, STS_CNR, 0, XHCI_MAX_RESET_USEC);
222}
223
224/**
225 * Used for passing endpoint bitmasks between the core and HCDs.
226 * Find the index for an endpoint given its descriptor.
227 * Use the return value to right shift 1 for the bitmask.
228 *
229 * Index = (epnum * 2) + direction - 1,
230 * where direction = 0 for OUT, 1 for IN.
231 * For control endpoints, the IN index is used (OUT index is unused), so
232 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
233 *
234 * @param desc USB enpdoint Descriptor
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100235 * Return: index of the Endpoint
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530236 */
237static unsigned int xhci_get_ep_index(struct usb_endpoint_descriptor *desc)
238{
239 unsigned int index;
240
241 if (usb_endpoint_xfer_control(desc))
242 index = (unsigned int)(usb_endpoint_num(desc) * 2);
243 else
244 index = (unsigned int)((usb_endpoint_num(desc) * 2) -
245 (usb_endpoint_dir_in(desc) ? 0 : 1));
246
247 return index;
248}
249
Bin Meng87033f02017-09-18 06:40:47 -0700250/*
251 * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
252 * microframes, rounded down to nearest power of 2.
253 */
254static unsigned int xhci_microframes_to_exponent(unsigned int desc_interval,
255 unsigned int min_exponent,
256 unsigned int max_exponent)
257{
258 unsigned int interval;
259
260 interval = fls(desc_interval) - 1;
261 interval = clamp_val(interval, min_exponent, max_exponent);
262 if ((1 << interval) != desc_interval)
263 debug("rounding interval to %d microframes, "\
264 "ep desc says %d microframes\n",
265 1 << interval, desc_interval);
266
267 return interval;
268}
269
270static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
271 struct usb_endpoint_descriptor *endpt_desc)
272{
273 if (endpt_desc->bInterval == 0)
274 return 0;
275
276 return xhci_microframes_to_exponent(endpt_desc->bInterval, 0, 15);
277}
278
279static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
280 struct usb_endpoint_descriptor *endpt_desc)
281{
282 return xhci_microframes_to_exponent(endpt_desc->bInterval * 8, 3, 10);
283}
284
285/*
286 * Convert interval expressed as 2^(bInterval - 1) == interval into
287 * straight exponent value 2^n == interval.
288 */
289static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
290 struct usb_endpoint_descriptor *endpt_desc)
291{
292 unsigned int interval;
293
294 interval = clamp_val(endpt_desc->bInterval, 1, 16) - 1;
295 if (interval != endpt_desc->bInterval - 1)
296 debug("ep %#x - rounding interval to %d %sframes\n",
297 endpt_desc->bEndpointAddress, 1 << interval,
298 udev->speed == USB_SPEED_FULL ? "" : "micro");
299
300 if (udev->speed == USB_SPEED_FULL) {
301 /*
302 * Full speed isoc endpoints specify interval in frames,
303 * not microframes. We are using microframes everywhere,
304 * so adjust accordingly.
305 */
306 interval += 3; /* 1 frame = 2^3 uframes */
307 }
308
309 return interval;
310}
311
312/*
313 * Return the polling or NAK interval.
314 *
315 * The polling interval is expressed in "microframes". If xHCI's Interval field
316 * is set to N, it will service the endpoint every 2^(Interval)*125us.
317 *
318 * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
319 * is set to 0.
320 */
321static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
322 struct usb_endpoint_descriptor *endpt_desc)
323{
324 unsigned int interval = 0;
325
326 switch (udev->speed) {
327 case USB_SPEED_HIGH:
328 /* Max NAK rate */
329 if (usb_endpoint_xfer_control(endpt_desc) ||
330 usb_endpoint_xfer_bulk(endpt_desc)) {
331 interval = xhci_parse_microframe_interval(udev,
332 endpt_desc);
333 break;
334 }
335 /* Fall through - SS and HS isoc/int have same decoding */
336
337 case USB_SPEED_SUPER:
338 if (usb_endpoint_xfer_int(endpt_desc) ||
339 usb_endpoint_xfer_isoc(endpt_desc)) {
340 interval = xhci_parse_exponent_interval(udev,
341 endpt_desc);
342 }
343 break;
344
345 case USB_SPEED_FULL:
346 if (usb_endpoint_xfer_isoc(endpt_desc)) {
347 interval = xhci_parse_exponent_interval(udev,
348 endpt_desc);
349 break;
350 }
351 /*
352 * Fall through for interrupt endpoint interval decoding
353 * since it uses the same rules as low speed interrupt
354 * endpoints.
355 */
356
357 case USB_SPEED_LOW:
358 if (usb_endpoint_xfer_int(endpt_desc) ||
359 usb_endpoint_xfer_isoc(endpt_desc)) {
360 interval = xhci_parse_frame_interval(udev, endpt_desc);
361 }
362 break;
363
364 default:
365 BUG();
366 }
367
368 return interval;
369}
370
371/*
372 * The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
373 * High speed endpoint descriptors can define "the number of additional
374 * transaction opportunities per microframe", but that goes in the Max Burst
375 * endpoint context field.
376 */
377static u32 xhci_get_endpoint_mult(struct usb_device *udev,
378 struct usb_endpoint_descriptor *endpt_desc,
379 struct usb_ss_ep_comp_descriptor *ss_ep_comp_desc)
380{
381 if (udev->speed < USB_SPEED_SUPER ||
382 !usb_endpoint_xfer_isoc(endpt_desc))
383 return 0;
384
385 return ss_ep_comp_desc->bmAttributes;
386}
387
Bin Mengbdedd2a2017-09-18 06:40:48 -0700388static u32 xhci_get_endpoint_max_burst(struct usb_device *udev,
389 struct usb_endpoint_descriptor *endpt_desc,
390 struct usb_ss_ep_comp_descriptor *ss_ep_comp_desc)
391{
392 /* Super speed and Plus have max burst in ep companion desc */
393 if (udev->speed >= USB_SPEED_SUPER)
394 return ss_ep_comp_desc->bMaxBurst;
395
396 if (udev->speed == USB_SPEED_HIGH &&
397 (usb_endpoint_xfer_isoc(endpt_desc) ||
398 usb_endpoint_xfer_int(endpt_desc)))
399 return usb_endpoint_maxp_mult(endpt_desc) - 1;
400
401 return 0;
402}
403
Bin Meng87033f02017-09-18 06:40:47 -0700404/*
405 * Return the maximum endpoint service interval time (ESIT) payload.
406 * Basically, this is the maxpacket size, multiplied by the burst size
407 * and mult size.
408 */
409static u32 xhci_get_max_esit_payload(struct usb_device *udev,
410 struct usb_endpoint_descriptor *endpt_desc,
411 struct usb_ss_ep_comp_descriptor *ss_ep_comp_desc)
412{
413 int max_burst;
414 int max_packet;
415
416 /* Only applies for interrupt or isochronous endpoints */
417 if (usb_endpoint_xfer_control(endpt_desc) ||
418 usb_endpoint_xfer_bulk(endpt_desc))
419 return 0;
420
421 /* SuperSpeed Isoc ep with less than 48k per esit */
422 if (udev->speed >= USB_SPEED_SUPER)
423 return le16_to_cpu(ss_ep_comp_desc->wBytesPerInterval);
424
425 max_packet = usb_endpoint_maxp(endpt_desc);
426 max_burst = usb_endpoint_maxp_mult(endpt_desc);
427
428 /* A 0 in max burst means 1 transfer per ESIT */
429 return max_packet * max_burst;
430}
431
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530432/**
433 * Issue a configure endpoint command or evaluate context command
434 * and wait for it to finish.
435 *
436 * @param udev pointer to the Device Data Structure
437 * @param ctx_change flag to indicate the Context has changed or NOT
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100438 * Return: 0 on success, -1 on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530439 */
440static int xhci_configure_endpoints(struct usb_device *udev, bool ctx_change)
441{
442 struct xhci_container_ctx *in_ctx;
443 struct xhci_virt_device *virt_dev;
Simon Glassa49e27b2015-03-25 12:22:49 -0600444 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530445 union xhci_trb *event;
446
447 virt_dev = ctrl->devs[udev->slot_id];
448 in_ctx = virt_dev->in_ctx;
449
Sergey Temerkhanov38593462015-04-01 17:18:45 +0300450 xhci_flush_cache((uintptr_t)in_ctx->bytes, in_ctx->size);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530451 xhci_queue_command(ctrl, in_ctx->bytes, udev->slot_id, 0,
452 ctx_change ? TRB_EVAL_CONTEXT : TRB_CONFIG_EP);
453 event = xhci_wait_for_event(ctrl, TRB_COMPLETION);
454 BUG_ON(TRB_TO_SLOT_ID(le32_to_cpu(event->event_cmd.flags))
455 != udev->slot_id);
456
457 switch (GET_COMP_CODE(le32_to_cpu(event->event_cmd.status))) {
458 case COMP_SUCCESS:
459 debug("Successful %s command\n",
460 ctx_change ? "Evaluate Context" : "Configure Endpoint");
461 break;
462 default:
463 printf("ERROR: %s command returned completion code %d.\n",
464 ctx_change ? "Evaluate Context" : "Configure Endpoint",
465 GET_COMP_CODE(le32_to_cpu(event->event_cmd.status)));
466 return -EINVAL;
467 }
468
469 xhci_acknowledge_event(ctrl);
470
471 return 0;
472}
473
474/**
475 * Configure the endpoint, programming the device contexts.
476 *
477 * @param udev pointer to the USB device structure
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100478 * Return: returns the status of the xhci_configure_endpoints
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530479 */
480static int xhci_set_configuration(struct usb_device *udev)
481{
482 struct xhci_container_ctx *in_ctx;
483 struct xhci_container_ctx *out_ctx;
484 struct xhci_input_control_ctx *ctrl_ctx;
485 struct xhci_slot_ctx *slot_ctx;
486 struct xhci_ep_ctx *ep_ctx[MAX_EP_CTX_NUM];
487 int cur_ep;
488 int max_ep_flag = 0;
489 int ep_index;
490 unsigned int dir;
491 unsigned int ep_type;
Simon Glassa49e27b2015-03-25 12:22:49 -0600492 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530493 int num_of_ep;
494 int ep_flag = 0;
495 u64 trb_64 = 0;
496 int slot_id = udev->slot_id;
497 struct xhci_virt_device *virt_dev = ctrl->devs[slot_id];
498 struct usb_interface *ifdesc;
Bin Meng87033f02017-09-18 06:40:47 -0700499 u32 max_esit_payload;
500 unsigned int interval;
501 unsigned int mult;
Bin Mengbdedd2a2017-09-18 06:40:48 -0700502 unsigned int max_burst;
Bin Meng87033f02017-09-18 06:40:47 -0700503 unsigned int avg_trb_len;
Bin Meng7c3b76d2017-09-18 06:40:49 -0700504 unsigned int err_count = 0;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530505
506 out_ctx = virt_dev->out_ctx;
507 in_ctx = virt_dev->in_ctx;
508
509 num_of_ep = udev->config.if_desc[0].no_of_ep;
510 ifdesc = &udev->config.if_desc[0];
511
512 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Bin Mengec0501b2017-07-19 21:49:56 +0800513 /* Initialize the input context control */
514 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530515 ctrl_ctx->drop_flags = 0;
516
517 /* EP_FLAG gives values 1 & 4 for EP1OUT and EP2IN */
518 for (cur_ep = 0; cur_ep < num_of_ep; cur_ep++) {
519 ep_flag = xhci_get_ep_index(&ifdesc->ep_desc[cur_ep]);
520 ctrl_ctx->add_flags |= cpu_to_le32(1 << (ep_flag + 1));
521 if (max_ep_flag < ep_flag)
522 max_ep_flag = ep_flag;
523 }
524
Sergey Temerkhanov38593462015-04-01 17:18:45 +0300525 xhci_inval_cache((uintptr_t)out_ctx->bytes, out_ctx->size);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530526
527 /* slot context */
528 xhci_slot_copy(ctrl, in_ctx, out_ctx);
529 slot_ctx = xhci_get_slot_ctx(ctrl, in_ctx);
Bin Menga1ae60e2018-05-23 23:40:50 -0700530 slot_ctx->dev_info &= ~(cpu_to_le32(LAST_CTX_MASK));
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530531 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(max_ep_flag + 1) | 0);
532
533 xhci_endpoint_copy(ctrl, in_ctx, out_ctx, 0);
534
535 /* filling up ep contexts */
536 for (cur_ep = 0; cur_ep < num_of_ep; cur_ep++) {
537 struct usb_endpoint_descriptor *endpt_desc = NULL;
Bin Meng87033f02017-09-18 06:40:47 -0700538 struct usb_ss_ep_comp_descriptor *ss_ep_comp_desc = NULL;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530539
540 endpt_desc = &ifdesc->ep_desc[cur_ep];
Bin Meng87033f02017-09-18 06:40:47 -0700541 ss_ep_comp_desc = &ifdesc->ss_ep_comp_desc[cur_ep];
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530542 trb_64 = 0;
543
Bin Meng87033f02017-09-18 06:40:47 -0700544 /*
545 * Get values to fill the endpoint context, mostly from ep
546 * descriptor. The average TRB buffer lengt for bulk endpoints
547 * is unclear as we have no clue on scatter gather list entry
548 * size. For Isoc and Int, set it to max available.
549 * See xHCI 1.1 spec 4.14.1.1 for details.
550 */
551 max_esit_payload = xhci_get_max_esit_payload(udev, endpt_desc,
552 ss_ep_comp_desc);
553 interval = xhci_get_endpoint_interval(udev, endpt_desc);
554 mult = xhci_get_endpoint_mult(udev, endpt_desc,
555 ss_ep_comp_desc);
Bin Mengbdedd2a2017-09-18 06:40:48 -0700556 max_burst = xhci_get_endpoint_max_burst(udev, endpt_desc,
557 ss_ep_comp_desc);
Bin Meng87033f02017-09-18 06:40:47 -0700558 avg_trb_len = max_esit_payload;
559
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530560 ep_index = xhci_get_ep_index(endpt_desc);
561 ep_ctx[ep_index] = xhci_get_ep_ctx(ctrl, in_ctx, ep_index);
562
563 /* Allocate the ep rings */
Nicolas Saenz Julienne4033aa32021-01-12 13:55:28 +0100564 virt_dev->eps[ep_index].ring = xhci_ring_alloc(ctrl, 1, true);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530565 if (!virt_dev->eps[ep_index].ring)
566 return -ENOMEM;
567
568 /*NOTE: ep_desc[0] actually represents EP1 and so on */
569 dir = (((endpt_desc->bEndpointAddress) & (0x80)) >> 7);
570 ep_type = (((endpt_desc->bmAttributes) & (0x3)) | (dir << 2));
Bin Meng87033f02017-09-18 06:40:47 -0700571
572 ep_ctx[ep_index]->ep_info =
573 cpu_to_le32(EP_MAX_ESIT_PAYLOAD_HI(max_esit_payload) |
574 EP_INTERVAL(interval) | EP_MULT(mult));
575
developer99634222020-09-08 19:00:02 +0200576 ep_ctx[ep_index]->ep_info2 = cpu_to_le32(EP_TYPE(ep_type));
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530577 ep_ctx[ep_index]->ep_info2 |=
578 cpu_to_le32(MAX_PACKET
579 (get_unaligned(&endpt_desc->wMaxPacketSize)));
580
Bin Meng7c3b76d2017-09-18 06:40:49 -0700581 /* Allow 3 retries for everything but isoc, set CErr = 3 */
582 if (!usb_endpoint_xfer_isoc(endpt_desc))
583 err_count = 3;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530584 ep_ctx[ep_index]->ep_info2 |=
Bin Mengbdedd2a2017-09-18 06:40:48 -0700585 cpu_to_le32(MAX_BURST(max_burst) |
Bin Meng7c3b76d2017-09-18 06:40:49 -0700586 ERROR_COUNT(err_count));
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530587
Nicolas Saenz Julienne4033aa32021-01-12 13:55:28 +0100588 trb_64 = xhci_virt_to_bus(ctrl, virt_dev->eps[ep_index].ring->enqueue);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530589 ep_ctx[ep_index]->deq = cpu_to_le64(trb_64 |
590 virt_dev->eps[ep_index].ring->cycle_state);
Bin Meng87033f02017-09-18 06:40:47 -0700591
Bin Mengc03fb202017-09-18 06:40:50 -0700592 /*
593 * xHCI spec 6.2.3:
594 * 'Average TRB Length' should be 8 for control endpoints.
595 */
596 if (usb_endpoint_xfer_control(endpt_desc))
597 avg_trb_len = 8;
Bin Meng87033f02017-09-18 06:40:47 -0700598 ep_ctx[ep_index]->tx_info =
599 cpu_to_le32(EP_MAX_ESIT_PAYLOAD_LO(max_esit_payload) |
600 EP_AVG_TRB_LENGTH(avg_trb_len));
developer507fc9b2020-05-02 11:35:18 +0200601
602 /*
603 * The MediaTek xHCI defines some extra SW parameters which
604 * are put into reserved DWs in Slot and Endpoint Contexts
605 * for synchronous endpoints.
606 */
developer80390532020-09-08 18:59:57 +0200607 if (ctrl->quirks & XHCI_MTK_HOST) {
developer507fc9b2020-05-02 11:35:18 +0200608 ep_ctx[ep_index]->reserved[0] =
609 cpu_to_le32(EP_BPKTS(1) | EP_BBM(1));
610 }
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530611 }
612
613 return xhci_configure_endpoints(udev, false);
614}
615
616/**
617 * Issue an Address Device command (which will issue a SetAddress request to
618 * the device).
619 *
620 * @param udev pointer to the Device Data Structure
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100621 * Return: 0 if successful else error code on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530622 */
Simon Glass4ec422c2015-03-25 12:22:51 -0600623static int xhci_address_device(struct usb_device *udev, int root_portnr)
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530624{
625 int ret = 0;
Simon Glassa49e27b2015-03-25 12:22:49 -0600626 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530627 struct xhci_slot_ctx *slot_ctx;
628 struct xhci_input_control_ctx *ctrl_ctx;
629 struct xhci_virt_device *virt_dev;
630 int slot_id = udev->slot_id;
631 union xhci_trb *event;
632
633 virt_dev = ctrl->devs[slot_id];
634
635 /*
636 * This is the first Set Address since device plug-in
637 * so setting up the slot context.
638 */
Simon Glass4ec422c2015-03-25 12:22:51 -0600639 debug("Setting up addressable devices %p\n", ctrl->dcbaa);
Bin Meng1459ce62017-07-19 21:51:14 +0800640 xhci_setup_addressable_virt_dev(ctrl, udev, root_portnr);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530641
642 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
643 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
644 ctrl_ctx->drop_flags = 0;
645
646 xhci_queue_command(ctrl, (void *)ctrl_ctx, slot_id, 0, TRB_ADDR_DEV);
647 event = xhci_wait_for_event(ctrl, TRB_COMPLETION);
648 BUG_ON(TRB_TO_SLOT_ID(le32_to_cpu(event->event_cmd.flags)) != slot_id);
649
650 switch (GET_COMP_CODE(le32_to_cpu(event->event_cmd.status))) {
651 case COMP_CTX_STATE:
652 case COMP_EBADSLT:
653 printf("Setup ERROR: address device command for slot %d.\n",
654 slot_id);
655 ret = -EINVAL;
656 break;
657 case COMP_TX_ERR:
658 puts("Device not responding to set address.\n");
659 ret = -EPROTO;
660 break;
661 case COMP_DEV_ERR:
662 puts("ERROR: Incompatible device"
663 "for address device command.\n");
664 ret = -ENODEV;
665 break;
666 case COMP_SUCCESS:
667 debug("Successful Address Device command\n");
668 udev->status = 0;
669 break;
670 default:
671 printf("ERROR: unexpected command completion code 0x%x.\n",
672 GET_COMP_CODE(le32_to_cpu(event->event_cmd.status)));
673 ret = -EINVAL;
674 break;
675 }
676
677 xhci_acknowledge_event(ctrl);
678
679 if (ret < 0)
680 /*
681 * TODO: Unsuccessful Address Device command shall leave the
682 * slot in default state. So, issue Disable Slot command now.
683 */
684 return ret;
685
Sergey Temerkhanov38593462015-04-01 17:18:45 +0300686 xhci_inval_cache((uintptr_t)virt_dev->out_ctx->bytes,
687 virt_dev->out_ctx->size);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530688 slot_ctx = xhci_get_slot_ctx(ctrl, virt_dev->out_ctx);
689
690 debug("xHC internal address is: %d\n",
691 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
692
693 return 0;
694}
695
696/**
697 * Issue Enable slot command to the controller to allocate
698 * device slot and assign the slot id. It fails if the xHC
699 * ran out of device slots, the Enable Slot command timed out,
700 * or allocating memory failed.
701 *
702 * @param udev pointer to the Device Data Structure
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100703 * Return: Returns 0 on succes else return error code on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530704 */
Masahiro Yamada6d8e4332017-06-22 16:35:14 +0900705static int _xhci_alloc_device(struct usb_device *udev)
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530706{
Simon Glassa49e27b2015-03-25 12:22:49 -0600707 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530708 union xhci_trb *event;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530709 int ret;
710
711 /*
712 * Root hub will be first device to be initailized.
713 * If this device is root-hub, don't do any xHC related
714 * stuff.
715 */
716 if (ctrl->rootdev == 0) {
717 udev->speed = USB_SPEED_SUPER;
718 return 0;
719 }
720
721 xhci_queue_command(ctrl, NULL, 0, 0, TRB_ENABLE_SLOT);
722 event = xhci_wait_for_event(ctrl, TRB_COMPLETION);
723 BUG_ON(GET_COMP_CODE(le32_to_cpu(event->event_cmd.status))
724 != COMP_SUCCESS);
725
726 udev->slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->event_cmd.flags));
727
728 xhci_acknowledge_event(ctrl);
729
Simon Glass88a37842015-03-25 12:22:50 -0600730 ret = xhci_alloc_virt_device(ctrl, udev->slot_id);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530731 if (ret < 0) {
732 /*
733 * TODO: Unsuccessful Address Device command shall leave
734 * the slot in default. So, issue Disable Slot command now.
735 */
736 puts("Could not allocate xHCI USB device data structures\n");
737 return ret;
738 }
739
740 return 0;
741}
742
743/*
744 * Full speed devices may have a max packet size greater than 8 bytes, but the
745 * USB core doesn't know that until it reads the first 8 bytes of the
746 * descriptor. If the usb_device's max packet size changes after that point,
747 * we need to issue an evaluate context command and wait on it.
748 *
749 * @param udev pointer to the Device Data Structure
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100750 * Return: returns the status of the xhci_configure_endpoints
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530751 */
752int xhci_check_maxpacket(struct usb_device *udev)
753{
Simon Glassa49e27b2015-03-25 12:22:49 -0600754 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530755 unsigned int slot_id = udev->slot_id;
756 int ep_index = 0; /* control endpoint */
757 struct xhci_container_ctx *in_ctx;
758 struct xhci_container_ctx *out_ctx;
759 struct xhci_input_control_ctx *ctrl_ctx;
760 struct xhci_ep_ctx *ep_ctx;
761 int max_packet_size;
762 int hw_max_packet_size;
763 int ret = 0;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530764
765 out_ctx = ctrl->devs[slot_id]->out_ctx;
Sergey Temerkhanov38593462015-04-01 17:18:45 +0300766 xhci_inval_cache((uintptr_t)out_ctx->bytes, out_ctx->size);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530767
768 ep_ctx = xhci_get_ep_ctx(ctrl, out_ctx, ep_index);
769 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Bin Meng7c92b772017-09-18 06:40:44 -0700770 max_packet_size = udev->epmaxpacketin[0];
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530771 if (hw_max_packet_size != max_packet_size) {
772 debug("Max Packet Size for ep 0 changed.\n");
773 debug("Max packet size in usb_device = %d\n", max_packet_size);
774 debug("Max packet size in xHCI HW = %d\n", hw_max_packet_size);
775 debug("Issuing evaluate context command.\n");
776
777 /* Set up the modified control endpoint 0 */
778 xhci_endpoint_copy(ctrl, ctrl->devs[slot_id]->in_ctx,
779 ctrl->devs[slot_id]->out_ctx, ep_index);
780 in_ctx = ctrl->devs[slot_id]->in_ctx;
781 ep_ctx = xhci_get_ep_ctx(ctrl, in_ctx, ep_index);
developer99634222020-09-08 19:00:02 +0200782 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET(MAX_PACKET_MASK));
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530783 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
784
785 /*
786 * Set up the input context flags for the command
787 * FIXME: This won't work if a non-default control endpoint
788 * changes max packet sizes.
789 */
790 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
791 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
792 ctrl_ctx->drop_flags = 0;
793
794 ret = xhci_configure_endpoints(udev, true);
795 }
796 return ret;
797}
798
799/**
800 * Clears the Change bits of the Port Status Register
801 *
802 * @param wValue request value
803 * @param wIndex request index
804 * @param addr address of posrt status register
805 * @param port_status state of port status register
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100806 * Return: none
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530807 */
808static void xhci_clear_port_change_bit(u16 wValue,
809 u16 wIndex, volatile uint32_t *addr, u32 port_status)
810{
811 char *port_change_bit;
812 u32 status;
813
814 switch (wValue) {
815 case USB_PORT_FEAT_C_RESET:
816 status = PORT_RC;
817 port_change_bit = "reset";
818 break;
819 case USB_PORT_FEAT_C_CONNECTION:
820 status = PORT_CSC;
821 port_change_bit = "connect";
822 break;
823 case USB_PORT_FEAT_C_OVER_CURRENT:
824 status = PORT_OCC;
825 port_change_bit = "over-current";
826 break;
827 case USB_PORT_FEAT_C_ENABLE:
828 status = PORT_PEC;
829 port_change_bit = "enable/disable";
830 break;
831 case USB_PORT_FEAT_C_SUSPEND:
832 status = PORT_PLC;
833 port_change_bit = "suspend/resume";
834 break;
835 default:
836 /* Should never happen */
837 return;
838 }
839
840 /* Change bits are all write 1 to clear */
841 xhci_writel(addr, port_status | status);
842
843 port_status = xhci_readl(addr);
844 debug("clear port %s change, actual port %d status = 0x%x\n",
845 port_change_bit, wIndex, port_status);
846}
847
848/**
849 * Save Read Only (RO) bits and save read/write bits where
850 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
851 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
852 *
853 * @param state state of the Port Status and Control Regsiter
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100854 * Return: a value that would result in the port being in the
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530855 * same state, if the value was written to the port
856 * status control register.
857 */
858static u32 xhci_port_state_to_neutral(u32 state)
859{
860 /* Save read-only status and port state */
861 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
862}
863
864/**
865 * Submits the Requests to the XHCI Host Controller
866 *
867 * @param udev pointer to the USB device structure
868 * @param pipe contains the DIR_IN or OUT , devnum
869 * @param buffer buffer to be read/written based on the request
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100870 * Return: returns 0 if successful else -1 on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530871 */
872static int xhci_submit_root(struct usb_device *udev, unsigned long pipe,
873 void *buffer, struct devrequest *req)
874{
875 uint8_t tmpbuf[4];
876 u16 typeReq;
877 void *srcptr = NULL;
878 int len, srclen;
879 uint32_t reg;
880 volatile uint32_t *status_reg;
Simon Glassa49e27b2015-03-25 12:22:49 -0600881 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Bin Meng749de4c2017-07-19 21:50:03 +0800882 struct xhci_hccr *hccr = ctrl->hccr;
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530883 struct xhci_hcor *hcor = ctrl->hcor;
Bin Meng749de4c2017-07-19 21:50:03 +0800884 int max_ports = HCS_MAX_PORTS(xhci_readl(&hccr->cr_hcsparams1));
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530885
Jeroen Hofsteeb351e462014-06-12 00:31:27 +0200886 if ((req->requesttype & USB_RT_PORT) &&
Bin Meng749de4c2017-07-19 21:50:03 +0800887 le16_to_cpu(req->index) > max_ports) {
888 printf("The request port(%d) exceeds maximum port number\n",
889 le16_to_cpu(req->index) - 1);
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530890 return -EINVAL;
891 }
892
893 status_reg = (volatile uint32_t *)
894 (&hcor->portregs[le16_to_cpu(req->index) - 1].or_portsc);
895 srclen = 0;
896
897 typeReq = req->request | req->requesttype << 8;
898
899 switch (typeReq) {
900 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
901 switch (le16_to_cpu(req->value) >> 8) {
902 case USB_DT_DEVICE:
903 debug("USB_DT_DEVICE request\n");
904 srcptr = &descriptor.device;
905 srclen = 0x12;
906 break;
907 case USB_DT_CONFIG:
908 debug("USB_DT_CONFIG config\n");
909 srcptr = &descriptor.config;
910 srclen = 0x19;
911 break;
912 case USB_DT_STRING:
913 debug("USB_DT_STRING config\n");
914 switch (le16_to_cpu(req->value) & 0xff) {
915 case 0: /* Language */
916 srcptr = "\4\3\11\4";
917 srclen = 4;
918 break;
919 case 1: /* Vendor String */
Simon Glassb113f6e2015-03-25 12:22:54 -0600920 srcptr = "\16\3U\0-\0B\0o\0o\0t\0";
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530921 srclen = 14;
922 break;
923 case 2: /* Product Name */
924 srcptr = "\52\3X\0H\0C\0I\0 "
925 "\0H\0o\0s\0t\0 "
926 "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
927 srclen = 42;
928 break;
929 default:
930 printf("unknown value DT_STRING %x\n",
931 le16_to_cpu(req->value));
932 goto unknown;
933 }
934 break;
935 default:
936 printf("unknown value %x\n", le16_to_cpu(req->value));
937 goto unknown;
938 }
939 break;
940 case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
941 switch (le16_to_cpu(req->value) >> 8) {
942 case USB_DT_HUB:
Bin Menge8930c42017-07-19 21:49:58 +0800943 case USB_DT_SS_HUB:
Vivek Gautam4912dcc2013-09-14 14:02:45 +0530944 debug("USB_DT_HUB config\n");
945 srcptr = &descriptor.hub;
946 srclen = 0x8;
947 break;
948 default:
949 printf("unknown value %x\n", le16_to_cpu(req->value));
950 goto unknown;
951 }
952 break;
953 case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
954 debug("USB_REQ_SET_ADDRESS\n");
955 ctrl->rootdev = le16_to_cpu(req->value);
956 break;
957 case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
958 /* Do nothing */
959 break;
960 case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
961 tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */
962 tmpbuf[1] = 0;
963 srcptr = tmpbuf;
964 srclen = 2;
965 break;
966 case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
967 memset(tmpbuf, 0, 4);
968 reg = xhci_readl(status_reg);
969 if (reg & PORT_CONNECT) {
970 tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
971 switch (reg & DEV_SPEED_MASK) {
972 case XDEV_FS:
973 debug("SPEED = FULLSPEED\n");
974 break;
975 case XDEV_LS:
976 debug("SPEED = LOWSPEED\n");
977 tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
978 break;
979 case XDEV_HS:
980 debug("SPEED = HIGHSPEED\n");
981 tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
982 break;
983 case XDEV_SS:
984 debug("SPEED = SUPERSPEED\n");
985 tmpbuf[1] |= USB_PORT_STAT_SUPER_SPEED >> 8;
986 break;
987 }
988 }
989 if (reg & PORT_PE)
990 tmpbuf[0] |= USB_PORT_STAT_ENABLE;
991 if ((reg & PORT_PLS_MASK) == XDEV_U3)
992 tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
993 if (reg & PORT_OC)
994 tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
995 if (reg & PORT_RESET)
996 tmpbuf[0] |= USB_PORT_STAT_RESET;
997 if (reg & PORT_POWER)
998 /*
999 * XXX: This Port power bit (for USB 3.0 hub)
1000 * we are faking in USB 2.0 hub port status;
1001 * since there's a change in bit positions in
1002 * two:
1003 * USB 2.0 port status PP is at position[8]
1004 * USB 3.0 port status PP is at position[9]
1005 * So, we are still keeping it at position [8]
1006 */
1007 tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
1008 if (reg & PORT_CSC)
1009 tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
1010 if (reg & PORT_PEC)
1011 tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
1012 if (reg & PORT_OCC)
1013 tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
1014 if (reg & PORT_RC)
1015 tmpbuf[2] |= USB_PORT_STAT_C_RESET;
1016
1017 srcptr = tmpbuf;
1018 srclen = 4;
1019 break;
1020 case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
1021 reg = xhci_readl(status_reg);
1022 reg = xhci_port_state_to_neutral(reg);
1023 switch (le16_to_cpu(req->value)) {
1024 case USB_PORT_FEAT_ENABLE:
1025 reg |= PORT_PE;
1026 xhci_writel(status_reg, reg);
1027 break;
1028 case USB_PORT_FEAT_POWER:
1029 reg |= PORT_POWER;
1030 xhci_writel(status_reg, reg);
1031 break;
1032 case USB_PORT_FEAT_RESET:
1033 reg |= PORT_RESET;
1034 xhci_writel(status_reg, reg);
1035 break;
1036 default:
1037 printf("unknown feature %x\n", le16_to_cpu(req->value));
1038 goto unknown;
1039 }
1040 break;
1041 case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
1042 reg = xhci_readl(status_reg);
1043 reg = xhci_port_state_to_neutral(reg);
1044 switch (le16_to_cpu(req->value)) {
1045 case USB_PORT_FEAT_ENABLE:
1046 reg &= ~PORT_PE;
1047 break;
1048 case USB_PORT_FEAT_POWER:
1049 reg &= ~PORT_POWER;
1050 break;
1051 case USB_PORT_FEAT_C_RESET:
1052 case USB_PORT_FEAT_C_CONNECTION:
1053 case USB_PORT_FEAT_C_OVER_CURRENT:
1054 case USB_PORT_FEAT_C_ENABLE:
1055 xhci_clear_port_change_bit((le16_to_cpu(req->value)),
1056 le16_to_cpu(req->index),
1057 status_reg, reg);
1058 break;
1059 default:
1060 printf("unknown feature %x\n", le16_to_cpu(req->value));
1061 goto unknown;
1062 }
1063 xhci_writel(status_reg, reg);
1064 break;
1065 default:
1066 puts("Unknown request\n");
1067 goto unknown;
1068 }
1069
1070 debug("scrlen = %d\n req->length = %d\n",
1071 srclen, le16_to_cpu(req->length));
1072
Masahiro Yamadadb204642014-11-07 03:03:31 +09001073 len = min(srclen, (int)le16_to_cpu(req->length));
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301074
1075 if (srcptr != NULL && len > 0)
1076 memcpy(buffer, srcptr, len);
1077 else
1078 debug("Len is 0\n");
1079
1080 udev->act_len = len;
1081 udev->status = 0;
1082
1083 return 0;
1084
1085unknown:
1086 udev->act_len = 0;
1087 udev->status = USB_ST_STALLED;
1088
1089 return -ENODEV;
1090}
1091
1092/**
1093 * Submits the INT request to XHCI Host cotroller
1094 *
1095 * @param udev pointer to the USB device
1096 * @param pipe contains the DIR_IN or OUT , devnum
1097 * @param buffer buffer to be read/written based on the request
1098 * @param length length of the buffer
1099 * @param interval interval of the interrupt
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +01001100 * Return: 0
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301101 */
Simon Glass49b41832015-03-25 12:22:53 -06001102static int _xhci_submit_int_msg(struct usb_device *udev, unsigned long pipe,
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001103 void *buffer, int length, int interval,
1104 bool nonblock)
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301105{
Bin Meng2bc748c2017-09-18 06:40:41 -07001106 if (usb_pipetype(pipe) != PIPE_INTERRUPT) {
1107 printf("non-interrupt pipe (type=%lu)", usb_pipetype(pipe));
1108 return -EINVAL;
1109 }
1110
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301111 /*
Bin Meng2bc748c2017-09-18 06:40:41 -07001112 * xHCI uses normal TRBs for both bulk and interrupt. When the
1113 * interrupt endpoint is to be serviced, the xHC will consume
1114 * (at most) one TD. A TD (comprised of sg list entries) can
1115 * take several service intervals to transmit.
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301116 */
Bin Meng2bc748c2017-09-18 06:40:41 -07001117 return xhci_bulk_tx(udev, pipe, length, buffer);
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301118}
1119
1120/**
1121 * submit the BULK type of request to the USB Device
1122 *
1123 * @param udev pointer to the USB device
1124 * @param pipe contains the DIR_IN or OUT , devnum
1125 * @param buffer buffer to be read/written based on the request
1126 * @param length length of the buffer
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +01001127 * Return: returns 0 if successful else -1 on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301128 */
Simon Glass49b41832015-03-25 12:22:53 -06001129static int _xhci_submit_bulk_msg(struct usb_device *udev, unsigned long pipe,
1130 void *buffer, int length)
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301131{
1132 if (usb_pipetype(pipe) != PIPE_BULK) {
1133 printf("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
1134 return -EINVAL;
1135 }
1136
1137 return xhci_bulk_tx(udev, pipe, length, buffer);
1138}
1139
1140/**
1141 * submit the control type of request to the Root hub/Device based on the devnum
1142 *
1143 * @param udev pointer to the USB device
1144 * @param pipe contains the DIR_IN or OUT , devnum
1145 * @param buffer buffer to be read/written based on the request
1146 * @param length length of the buffer
1147 * @param setup Request type
Simon Glass4ec422c2015-03-25 12:22:51 -06001148 * @param root_portnr Root port number that this device is on
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +01001149 * Return: returns 0 if successful else -1 on failure
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301150 */
Simon Glass4ec422c2015-03-25 12:22:51 -06001151static int _xhci_submit_control_msg(struct usb_device *udev, unsigned long pipe,
1152 void *buffer, int length,
1153 struct devrequest *setup, int root_portnr)
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301154{
Simon Glassa49e27b2015-03-25 12:22:49 -06001155 struct xhci_ctrl *ctrl = xhci_get_ctrl(udev);
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301156 int ret = 0;
1157
1158 if (usb_pipetype(pipe) != PIPE_CONTROL) {
1159 printf("non-control pipe (type=%lu)", usb_pipetype(pipe));
1160 return -EINVAL;
1161 }
1162
1163 if (usb_pipedevice(pipe) == ctrl->rootdev)
1164 return xhci_submit_root(udev, pipe, buffer, setup);
1165
Ted Chena2f4f9a2016-03-18 17:56:52 +10301166 if (setup->request == USB_REQ_SET_ADDRESS &&
1167 (setup->requesttype & USB_TYPE_MASK) == USB_TYPE_STANDARD)
Simon Glass4ec422c2015-03-25 12:22:51 -06001168 return xhci_address_device(udev, root_portnr);
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301169
Ted Chena2f4f9a2016-03-18 17:56:52 +10301170 if (setup->request == USB_REQ_SET_CONFIGURATION &&
1171 (setup->requesttype & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301172 ret = xhci_set_configuration(udev);
1173 if (ret) {
1174 puts("Failed to configure xHCI endpoint\n");
1175 return ret;
1176 }
1177 }
1178
1179 return xhci_ctrl_tx(udev, pipe, setup, length, buffer);
1180}
1181
Simon Glass686a8122015-03-25 12:22:52 -06001182static int xhci_lowlevel_init(struct xhci_ctrl *ctrl)
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301183{
Simon Glass686a8122015-03-25 12:22:52 -06001184 struct xhci_hccr *hccr;
1185 struct xhci_hcor *hcor;
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301186 uint32_t val;
1187 uint32_t val2;
1188 uint32_t reg;
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301189
Simon Glass686a8122015-03-25 12:22:52 -06001190 hccr = ctrl->hccr;
1191 hcor = ctrl->hcor;
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301192 /*
1193 * Program the Number of Device Slots Enabled field in the CONFIG
1194 * register with the max value of slots the HC can handle.
1195 */
1196 val = (xhci_readl(&hccr->cr_hcsparams1) & HCS_SLOTS_MASK);
1197 val2 = xhci_readl(&hcor->or_config);
1198 val |= (val2 & ~HCS_SLOTS_MASK);
1199 xhci_writel(&hcor->or_config, val);
1200
1201 /* initializing xhci data structures */
1202 if (xhci_mem_init(ctrl, hccr, hcor) < 0)
1203 return -ENOMEM;
1204
1205 reg = xhci_readl(&hccr->cr_hcsparams1);
developer6b9e2212020-09-08 18:59:58 +02001206 descriptor.hub.bNbrPorts = HCS_MAX_PORTS(reg);
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301207 printf("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
1208
1209 /* Port Indicators */
1210 reg = xhci_readl(&hccr->cr_hccparams);
1211 if (HCS_INDICATOR(reg))
1212 put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1213 | 0x80, &descriptor.hub.wHubCharacteristics);
1214
1215 /* Port Power Control */
1216 if (HCC_PPC(reg))
1217 put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1218 | 0x01, &descriptor.hub.wHubCharacteristics);
1219
1220 if (xhci_start(hcor)) {
1221 xhci_reset(hcor);
1222 return -ENODEV;
1223 }
1224
1225 /* Zero'ing IRQ control register and IRQ pending register */
1226 xhci_writel(&ctrl->ir_set->irq_control, 0x0);
1227 xhci_writel(&ctrl->ir_set->irq_pending, 0x0);
1228
1229 reg = HC_VERSION(xhci_readl(&hccr->cr_capbase));
1230 printf("USB XHCI %x.%02x\n", reg >> 8, reg & 0xff);
developerd1c2da42020-09-08 18:59:55 +02001231 ctrl->hci_version = reg;
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301232
Simon Glass686a8122015-03-25 12:22:52 -06001233 return 0;
1234}
1235
1236static int xhci_lowlevel_stop(struct xhci_ctrl *ctrl)
1237{
1238 u32 temp;
1239
1240 xhci_reset(ctrl->hcor);
1241
1242 debug("// Disabling event ring interrupts\n");
1243 temp = xhci_readl(&ctrl->hcor->or_usbsts);
1244 xhci_writel(&ctrl->hcor->or_usbsts, temp & ~STS_EINT);
1245 temp = xhci_readl(&ctrl->ir_set->irq_pending);
1246 xhci_writel(&ctrl->ir_set->irq_pending, ER_IRQ_DISABLE(temp));
Vivek Gautam4912dcc2013-09-14 14:02:45 +05301247
1248 return 0;
1249}
1250
Simon Glass49b41832015-03-25 12:22:53 -06001251static int xhci_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1252 unsigned long pipe, void *buffer, int length,
1253 struct devrequest *setup)
1254{
1255 struct usb_device *uhop;
1256 struct udevice *hub;
1257 int root_portnr = 0;
1258
1259 debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1260 dev->name, udev, udev->dev->name, udev->portnr);
1261 hub = udev->dev;
1262 if (device_get_uclass_id(hub) == UCLASS_USB_HUB) {
1263 /* Figure out our port number on the root hub */
Bin Meng5ecfd5d2017-07-19 21:51:11 +08001264 if (usb_hub_is_root_hub(hub)) {
Simon Glass49b41832015-03-25 12:22:53 -06001265 root_portnr = udev->portnr;
1266 } else {
Bin Meng5ecfd5d2017-07-19 21:51:11 +08001267 while (!usb_hub_is_root_hub(hub->parent))
Simon Glass49b41832015-03-25 12:22:53 -06001268 hub = hub->parent;
Simon Glassde44acf2015-09-28 23:32:01 -06001269 uhop = dev_get_parent_priv(hub);
Simon Glass49b41832015-03-25 12:22:53 -06001270 root_portnr = uhop->portnr;
1271 }
1272 }
1273/*
1274 struct usb_device *hop = udev;
1275
1276 if (hop->parent)
1277 while (hop->parent->parent)
1278 hop = hop->parent;
1279*/
1280 return _xhci_submit_control_msg(udev, pipe, buffer, length, setup,
1281 root_portnr);
1282}
1283
1284static int xhci_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1285 unsigned long pipe, void *buffer, int length)
1286{
1287 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1288 return _xhci_submit_bulk_msg(udev, pipe, buffer, length);
1289}
1290
1291static int xhci_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1292 unsigned long pipe, void *buffer, int length,
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001293 int interval, bool nonblock)
Simon Glass49b41832015-03-25 12:22:53 -06001294{
1295 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001296 return _xhci_submit_int_msg(udev, pipe, buffer, length, interval,
1297 nonblock);
Simon Glass49b41832015-03-25 12:22:53 -06001298}
1299
1300static int xhci_alloc_device(struct udevice *dev, struct usb_device *udev)
1301{
1302 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1303 return _xhci_alloc_device(udev);
1304}
1305
Bin Meng2b6f4c52017-07-19 21:51:19 +08001306static int xhci_update_hub_device(struct udevice *dev, struct usb_device *udev)
1307{
1308 struct xhci_ctrl *ctrl = dev_get_priv(dev);
1309 struct usb_hub_device *hub = dev_get_uclass_priv(udev->dev);
1310 struct xhci_virt_device *virt_dev;
1311 struct xhci_input_control_ctx *ctrl_ctx;
1312 struct xhci_container_ctx *out_ctx;
1313 struct xhci_container_ctx *in_ctx;
1314 struct xhci_slot_ctx *slot_ctx;
1315 int slot_id = udev->slot_id;
1316 unsigned think_time;
1317
1318 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1319
1320 /* Ignore root hubs */
1321 if (usb_hub_is_root_hub(udev->dev))
1322 return 0;
1323
1324 virt_dev = ctrl->devs[slot_id];
1325 BUG_ON(!virt_dev);
1326
1327 out_ctx = virt_dev->out_ctx;
1328 in_ctx = virt_dev->in_ctx;
1329
1330 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1331 /* Initialize the input context control */
Bin Meng03760fe2018-05-23 23:40:47 -07001332 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Bin Meng2b6f4c52017-07-19 21:51:19 +08001333 ctrl_ctx->drop_flags = 0;
1334
1335 xhci_inval_cache((uintptr_t)out_ctx->bytes, out_ctx->size);
1336
1337 /* slot context */
1338 xhci_slot_copy(ctrl, in_ctx, out_ctx);
1339 slot_ctx = xhci_get_slot_ctx(ctrl, in_ctx);
1340
1341 /* Update hub related fields */
1342 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Bin Meng18f5bcd2018-05-23 23:40:49 -07001343 /*
1344 * refer to section 6.2.2: MTT should be 0 for full speed hub,
1345 * but it may be already set to 1 when setup an xHCI virtual
1346 * device, so clear it anyway.
1347 */
1348 if (hub->tt.multi)
Bin Meng2b6f4c52017-07-19 21:51:19 +08001349 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Bin Meng18f5bcd2018-05-23 23:40:49 -07001350 else if (udev->speed == USB_SPEED_FULL)
1351 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
Bin Meng2b6f4c52017-07-19 21:51:19 +08001352 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(udev->maxchild));
1353 /*
1354 * Set TT think time - convert from ns to FS bit times.
1355 * Note 8 FS bit times == (8 bits / 12000000 bps) ~= 666ns
1356 *
1357 * 0 = 8 FS bit times, 1 = 16 FS bit times,
1358 * 2 = 24 FS bit times, 3 = 32 FS bit times.
1359 *
1360 * This field shall be 0 if the device is not a high-spped hub.
1361 */
1362 think_time = hub->tt.think_time;
1363 if (think_time != 0)
1364 think_time = (think_time / 666) - 1;
1365 if (udev->speed == USB_SPEED_HIGH)
1366 slot_ctx->tt_info |= cpu_to_le32(TT_THINK_TIME(think_time));
Bin Mengd0383982018-05-23 23:40:48 -07001367 slot_ctx->dev_state = 0;
Bin Meng2b6f4c52017-07-19 21:51:19 +08001368
1369 return xhci_configure_endpoints(udev, false);
1370}
1371
Bin Meng1bc4ce92017-09-07 06:13:18 -07001372static int xhci_get_max_xfer_size(struct udevice *dev, size_t *size)
1373{
1374 /*
1375 * xHCD allocates one segment which includes 64 TRBs for each endpoint
1376 * and the last TRB in this segment is configured as a link TRB to form
1377 * a TRB ring. Each TRB can transfer up to 64K bytes, however data
1378 * buffers referenced by transfer TRBs shall not span 64KB boundaries.
1379 * Hence the maximum number of TRBs we can use in one transfer is 62.
1380 */
1381 *size = (TRBS_PER_SEGMENT - 2) * TRB_MAX_BUFF_SIZE;
1382
1383 return 0;
1384}
1385
Simon Glass49b41832015-03-25 12:22:53 -06001386int xhci_register(struct udevice *dev, struct xhci_hccr *hccr,
1387 struct xhci_hcor *hcor)
1388{
1389 struct xhci_ctrl *ctrl = dev_get_priv(dev);
1390 struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
1391 int ret;
1392
1393 debug("%s: dev='%s', ctrl=%p, hccr=%p, hcor=%p\n", __func__, dev->name,
1394 ctrl, hccr, hcor);
1395
1396 ctrl->dev = dev;
1397
1398 /*
1399 * XHCI needs to issue a Address device command to setup
1400 * proper device context structures, before it can interact
1401 * with the device. So a get_descriptor will fail before any
1402 * of that is done for XHCI unlike EHCI.
1403 */
1404 priv->desc_before_addr = false;
1405
1406 ret = xhci_reset(hcor);
1407 if (ret)
1408 goto err;
1409
1410 ctrl->hccr = hccr;
1411 ctrl->hcor = hcor;
1412 ret = xhci_lowlevel_init(ctrl);
1413 if (ret)
1414 goto err;
1415
1416 return 0;
1417err:
1418 free(ctrl);
1419 debug("%s: failed, ret=%d\n", __func__, ret);
1420 return ret;
1421}
1422
1423int xhci_deregister(struct udevice *dev)
1424{
1425 struct xhci_ctrl *ctrl = dev_get_priv(dev);
1426
1427 xhci_lowlevel_stop(ctrl);
1428 xhci_cleanup(ctrl);
1429
1430 return 0;
1431}
1432
1433struct dm_usb_ops xhci_usb_ops = {
1434 .control = xhci_submit_control_msg,
1435 .bulk = xhci_submit_bulk_msg,
1436 .interrupt = xhci_submit_int_msg,
1437 .alloc_device = xhci_alloc_device,
Bin Meng2b6f4c52017-07-19 21:51:19 +08001438 .update_hub_device = xhci_update_hub_device,
Bin Meng1bc4ce92017-09-07 06:13:18 -07001439 .get_max_xfer_size = xhci_get_max_xfer_size,
Simon Glass49b41832015-03-25 12:22:53 -06001440};