blob: c66e059e340b583476397f379c6e6e26997a7945 [file] [log] [blame]
wdenkc00b5f82002-11-03 11:12:02 +00001/*----------------------------------------------------------------------------+
2|
wdenk544e9732004-02-06 23:19:44 +00003| This source code has been made available to you by IBM on an AS-IS
4| basis. Anyone receiving this source is licensed under IBM
5| copyrights to use it in any way he or she deems fit, including
6| copying it, modifying it, compiling it, and redistributing it either
7| with or without modifications. No license under IBM patents or
8| patent applications is to be implied by the copyright license.
wdenkc00b5f82002-11-03 11:12:02 +00009|
wdenk544e9732004-02-06 23:19:44 +000010| Any user of this software should understand that IBM cannot provide
11| technical support for this software and will not be responsible for
12| any consequences resulting from the use of this software.
wdenkc00b5f82002-11-03 11:12:02 +000013|
wdenk544e9732004-02-06 23:19:44 +000014| Any person who transfers this source code or any derivative work
15| must include the IBM copyright notice, this paragraph, and the
16| preceding two paragraphs in the transferred software.
wdenkc00b5f82002-11-03 11:12:02 +000017|
wdenk544e9732004-02-06 23:19:44 +000018| COPYRIGHT I B M CORPORATION 1999
19| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
wdenkc00b5f82002-11-03 11:12:02 +000020+----------------------------------------------------------------------------*/
21
wdenk544e9732004-02-06 23:19:44 +000022#ifndef __PPC440_H__
wdenkc00b5f82002-11-03 11:12:02 +000023#define __PPC440_H__
24
25/*--------------------------------------------------------------------- */
26/* Special Purpose Registers */
27/*--------------------------------------------------------------------- */
wdenk544e9732004-02-06 23:19:44 +000028#define dec 0x016 /* decrementer */
29#define srr0 0x01a /* save/restore register 0 */
30#define srr1 0x01b /* save/restore register 1 */
31#define pid 0x030 /* process id */
32#define decar 0x036 /* decrementer auto-reload */
33#define csrr0 0x03a /* critical save/restore register 0 */
34#define csrr1 0x03b /* critical save/restore register 1 */
35#define dear 0x03d /* data exception address register */
36#define esr 0x03e /* exception syndrome register */
37#define ivpr 0x03f /* interrupt prefix register */
38#define usprg0 0x100 /* user special purpose register general 0 */
39#define usprg1 0x110 /* user special purpose register general 1 */
40#define sprg1 0x111 /* special purpose register general 1 */
41#define sprg2 0x112 /* special purpose register general 2 */
42#define sprg3 0x113 /* special purpose register general 3 */
43#define sprg4 0x114 /* special purpose register general 4 */
44#define sprg5 0x115 /* special purpose register general 5 */
45#define sprg6 0x116 /* special purpose register general 6 */
46#define sprg7 0x117 /* special purpose register general 7 */
47#define tbl 0x11c /* time base lower (supervisor)*/
48#define tbu 0x11d /* time base upper (supervisor)*/
49#define pir 0x11e /* processor id register */
50/*#define pvr 0x11f processor version register */
51#define dbsr 0x130 /* debug status register */
52#define dbcr0 0x134 /* debug control register 0 */
53#define dbcr1 0x135 /* debug control register 1 */
54#define dbcr2 0x136 /* debug control register 2 */
55#define iac1 0x138 /* instruction address compare 1 */
56#define iac2 0x139 /* instruction address compare 2 */
57#define iac3 0x13a /* instruction address compare 3 */
58#define iac4 0x13b /* instruction address compare 4 */
59#define dac1 0x13c /* data address compare 1 */
60#define dac2 0x13d /* data address compare 2 */
61#define dvc1 0x13e /* data value compare 1 */
62#define dvc2 0x13f /* data value compare 2 */
63#define tsr 0x150 /* timer status register */
64#define tcr 0x154 /* timer control register */
65#define ivor0 0x190 /* interrupt vector offset register 0 */
66#define ivor1 0x191 /* interrupt vector offset register 1 */
67#define ivor2 0x192 /* interrupt vector offset register 2 */
68#define ivor3 0x193 /* interrupt vector offset register 3 */
69#define ivor4 0x194 /* interrupt vector offset register 4 */
70#define ivor5 0x195 /* interrupt vector offset register 5 */
71#define ivor6 0x196 /* interrupt vector offset register 6 */
72#define ivor7 0x197 /* interrupt vector offset register 7 */
73#define ivor8 0x198 /* interrupt vector offset register 8 */
74#define ivor9 0x199 /* interrupt vector offset register 9 */
75#define ivor10 0x19a /* interrupt vector offset register 10 */
76#define ivor11 0x19b /* interrupt vector offset register 11 */
77#define ivor12 0x19c /* interrupt vector offset register 12 */
78#define ivor13 0x19d /* interrupt vector offset register 13 */
79#define ivor14 0x19e /* interrupt vector offset register 14 */
80#define ivor15 0x19f /* interrupt vector offset register 15 */
Stefan Roeseb30f2a12005-08-08 12:42:22 +020081#if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
wdenk544e9732004-02-06 23:19:44 +000082#define mcsrr0 0x23a /* machine check save/restore register 0 */
83#define mcsrr1 0x23b /* mahcine check save/restore register 1 */
84#define mcsr 0x23c /* machine check status register */
85#endif
86#define inv0 0x370 /* instruction cache normal victim 0 */
87#define inv1 0x371 /* instruction cache normal victim 1 */
88#define inv2 0x372 /* instruction cache normal victim 2 */
89#define inv3 0x373 /* instruction cache normal victim 3 */
90#define itv0 0x374 /* instruction cache transient victim 0 */
91#define itv1 0x375 /* instruction cache transient victim 1 */
92#define itv2 0x376 /* instruction cache transient victim 2 */
93#define itv3 0x377 /* instruction cache transient victim 3 */
94#define dnv0 0x390 /* data cache normal victim 0 */
95#define dnv1 0x391 /* data cache normal victim 1 */
96#define dnv2 0x392 /* data cache normal victim 2 */
97#define dnv3 0x393 /* data cache normal victim 3 */
98#define dtv0 0x394 /* data cache transient victim 0 */
99#define dtv1 0x395 /* data cache transient victim 1 */
100#define dtv2 0x396 /* data cache transient victim 2 */
101#define dtv3 0x397 /* data cache transient victim 3 */
102#define dvlim 0x398 /* data cache victim limit */
103#define ivlim 0x399 /* instruction cache victim limit */
104#define rstcfg 0x39b /* reset configuration */
105#define dcdbtrl 0x39c /* data cache debug tag register low */
106#define dcdbtrh 0x39d /* data cache debug tag register high */
107#define icdbtrl 0x39e /* instruction cache debug tag register low */
108#define icdbtrh 0x39f /* instruction cache debug tag register high */
109#define mmucr 0x3b2 /* mmu control register */
110#define ccr0 0x3b3 /* core configuration register 0 */
Stefan Roese326c9712005-08-01 16:41:48 +0200111#define ccr1 0x378 /* core configuration for 440x5 only */
wdenk544e9732004-02-06 23:19:44 +0000112#define icdbdr 0x3d3 /* instruction cache debug data register */
113#define dbdr 0x3f3 /* debug data register */
wdenkc00b5f82002-11-03 11:12:02 +0000114
115/******************************************************************************
116 * DCRs & Related
117 ******************************************************************************/
118
119/*-----------------------------------------------------------------------------
wdenk544e9732004-02-06 23:19:44 +0000120 | Clocking Controller
121 +----------------------------------------------------------------------------*/
122#define CLOCKING_DCR_BASE 0x0c
123#define clkcfga (CLOCKING_DCR_BASE+0x0)
124#define clkcfgd (CLOCKING_DCR_BASE+0x1)
125
126/* values for clkcfga register - indirect addressing of these regs */
127#define clk_clkukpd 0x0020
128#define clk_pllc 0x0040
129#define clk_plld 0x0060
130#define clk_primad 0x0080
131#define clk_primbd 0x00a0
132#define clk_opbd 0x00c0
133#define clk_perd 0x00e0
134#define clk_mald 0x0100
Stefan Roese326c9712005-08-01 16:41:48 +0200135#define clk_spcid 0x0120
wdenk544e9732004-02-06 23:19:44 +0000136#define clk_icfg 0x0140
137
138/* 440gx sdr register definations */
139#define SDR_DCR_BASE 0x0e
140#define sdrcfga (SDR_DCR_BASE+0x0)
141#define sdrcfgd (SDR_DCR_BASE+0x1)
142#define sdr_sdstp0 0x0020 /* */
143#define sdr_sdstp1 0x0021 /* */
144#define sdr_pinstp 0x0040
145#define sdr_sdcs 0x0060
146#define sdr_ecid0 0x0080
147#define sdr_ecid1 0x0081
148#define sdr_ecid2 0x0082
149#define sdr_jtag 0x00c0
150#define sdr_ddrdl 0x00e0
151#define sdr_ebc 0x0100
152#define sdr_uart0 0x0120 /* UART0 Config */
153#define sdr_uart1 0x0121 /* UART1 Config */
Stefan Roese326c9712005-08-01 16:41:48 +0200154#define sdr_uart2 0x0122 /* UART2 Config */
155#define sdr_uart3 0x0123 /* UART3 Config */
wdenk544e9732004-02-06 23:19:44 +0000156#define sdr_cp440 0x0180
157#define sdr_xcr 0x01c0
158#define sdr_xpllc 0x01c1
159#define sdr_xplld 0x01c2
160#define sdr_srst 0x0200
161#define sdr_slpipe 0x0220
Stefan Roese326c9712005-08-01 16:41:48 +0200162#define sdr_amp0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
163#define sdr_amp1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
wdenk544e9732004-02-06 23:19:44 +0000164#define sdr_mirq0 0x0260
165#define sdr_mirq1 0x0261
166#define sdr_maltbl 0x0280
167#define sdr_malrbl 0x02a0
168#define sdr_maltbs 0x02c0
169#define sdr_malrbs 0x02e0
Stefan Roese326c9712005-08-01 16:41:48 +0200170#define sdr_pci0 0x0300
171#define sdr_usb0 0x0320
wdenk544e9732004-02-06 23:19:44 +0000172#define sdr_cust0 0x4000
173#define sdr_sdstp2 0x4001
174#define sdr_cust1 0x4002
175#define sdr_sdstp3 0x4003
176#define sdr_pfc0 0x4100 /* Pin Function 0 */
177#define sdr_pfc1 0x4101 /* Pin Function 1 */
178#define sdr_plbtr 0x4200
179#define sdr_mfr 0x4300 /* SDR0_MFR reg */
180
181
182/*-----------------------------------------------------------------------------
wdenkc00b5f82002-11-03 11:12:02 +0000183 | SDRAM Controller
184 +----------------------------------------------------------------------------*/
185#define SDRAM_DCR_BASE 0x10
wdenk544e9732004-02-06 23:19:44 +0000186#define memcfga (SDRAM_DCR_BASE+0x0) /* Memory configuration address reg */
187#define memcfgd (SDRAM_DCR_BASE+0x1) /* Memory configuration data reg */
wdenkc00b5f82002-11-03 11:12:02 +0000188
wdenk544e9732004-02-06 23:19:44 +0000189/* values for memcfga register - indirect addressing of these regs */
190#define mem_besr0_clr 0x0000 /* bus error status reg 0 (clr) */
191#define mem_besr0_set 0x0004 /* bus error status reg 0 (set) */
192#define mem_besr1_clr 0x0008 /* bus error status reg 1 (clr) */
193#define mem_besr1_set 0x000c /* bus error status reg 1 (set) */
194#define mem_bear 0x0010 /* bus error address reg */
195#define mem_mirq_clr 0x0011 /* bus master interrupt (clr) */
196#define mem_mirq_set 0x0012 /* bus master interrupt (set) */
197#define mem_slio 0x0018 /* ddr sdram slave interface options */
198#define mem_cfg0 0x0020 /* ddr sdram options 0 */
199#define mem_cfg1 0x0021 /* ddr sdram options 1 */
200#define mem_devopt 0x0022 /* ddr sdram device options */
201#define mem_mcsts 0x0024 /* memory controller status */
202#define mem_rtr 0x0030 /* refresh timer register */
203#define mem_pmit 0x0034 /* power management idle timer */
204#define mem_uabba 0x0038 /* plb UABus base address */
205#define mem_b0cr 0x0040 /* ddr sdram bank 0 configuration */
206#define mem_b1cr 0x0044 /* ddr sdram bank 1 configuration */
207#define mem_b2cr 0x0048 /* ddr sdram bank 2 configuration */
208#define mem_b3cr 0x004c /* ddr sdram bank 3 configuration */
209#define mem_tr0 0x0080 /* sdram timing register 0 */
210#define mem_tr1 0x0081 /* sdram timing register 1 */
211#define mem_clktr 0x0082 /* ddr clock timing register */
212#define mem_wddctr 0x0083 /* write data/dm/dqs clock timing reg */
213#define mem_dlycal 0x0084 /* delay line calibration register */
214#define mem_eccesr 0x0098 /* ECC error status */
wdenkc00b5f82002-11-03 11:12:02 +0000215
216/*-----------------------------------------------------------------------------
Wolfgang Denkff4b91f2005-09-25 16:01:42 +0200217 | External Bus Controller
wdenkc00b5f82002-11-03 11:12:02 +0000218 +----------------------------------------------------------------------------*/
219#define EBC_DCR_BASE 0x12
220#define ebccfga (EBC_DCR_BASE+0x0) /* External bus controller addr reg */
221#define ebccfgd (EBC_DCR_BASE+0x1) /* External bus controller data reg */
wdenk544e9732004-02-06 23:19:44 +0000222/* values for ebccfga register - indirect addressing of these regs */
223#define pb0cr 0x00 /* periph bank 0 config reg */
224#define pb1cr 0x01 /* periph bank 1 config reg */
225#define pb2cr 0x02 /* periph bank 2 config reg */
226#define pb3cr 0x03 /* periph bank 3 config reg */
227#define pb4cr 0x04 /* periph bank 4 config reg */
228#define pb5cr 0x05 /* periph bank 5 config reg */
229#define pb6cr 0x06 /* periph bank 6 config reg */
230#define pb7cr 0x07 /* periph bank 7 config reg */
231#define pb0ap 0x10 /* periph bank 0 access parameters */
232#define pb1ap 0x11 /* periph bank 1 access parameters */
233#define pb2ap 0x12 /* periph bank 2 access parameters */
234#define pb3ap 0x13 /* periph bank 3 access parameters */
235#define pb4ap 0x14 /* periph bank 4 access parameters */
236#define pb5ap 0x15 /* periph bank 5 access parameters */
237#define pb6ap 0x16 /* periph bank 6 access parameters */
238#define pb7ap 0x17 /* periph bank 7 access parameters */
239#define pbear 0x20 /* periph bus error addr reg */
240#define pbesr 0x21 /* periph bus error status reg */
241#define xbcfg 0x23 /* external bus configuration reg */
Wolfgang Denkff4b91f2005-09-25 16:01:42 +0200242#define xbcid 0x24 /* external bus core id reg */
wdenkc00b5f82002-11-03 11:12:02 +0000243
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200244#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese326c9712005-08-01 16:41:48 +0200245
246/* PLB4 to PLB3 Bridge OUT */
247#define P4P3_DCR_BASE 0x020
248#define p4p3_esr0_read (P4P3_DCR_BASE+0x0)
249#define p4p3_esr0_write (P4P3_DCR_BASE+0x1)
250#define p4p3_eadr (P4P3_DCR_BASE+0x2)
251#define p4p3_euadr (P4P3_DCR_BASE+0x3)
252#define p4p3_esr1_read (P4P3_DCR_BASE+0x4)
253#define p4p3_esr1_write (P4P3_DCR_BASE+0x5)
254#define p4p3_confg (P4P3_DCR_BASE+0x6)
255#define p4p3_pic (P4P3_DCR_BASE+0x7)
256#define p4p3_peir (P4P3_DCR_BASE+0x8)
257#define p4p3_rev (P4P3_DCR_BASE+0xA)
258
259/* PLB3 to PLB4 Bridge IN */
260#define P3P4_DCR_BASE 0x030
261#define p3p4_esr0_read (P3P4_DCR_BASE+0x0)
262#define p3p4_esr0_write (P3P4_DCR_BASE+0x1)
263#define p3p4_eadr (P3P4_DCR_BASE+0x2)
264#define p3p4_euadr (P3P4_DCR_BASE+0x3)
265#define p3p4_esr1_read (P3P4_DCR_BASE+0x4)
266#define p3p4_esr1_write (P3P4_DCR_BASE+0x5)
267#define p3p4_confg (P3P4_DCR_BASE+0x6)
268#define p3p4_pic (P3P4_DCR_BASE+0x7)
269#define p3p4_peir (P3P4_DCR_BASE+0x8)
270#define p3p4_rev (P3P4_DCR_BASE+0xA)
271
272/* PLB3 Arbiter */
273#define PLB3_DCR_BASE 0x070
274#define plb3_revid (PLB3_DCR_BASE+0x2)
275#define plb3_besr (PLB3_DCR_BASE+0x3)
276#define plb3_bear (PLB3_DCR_BASE+0x6)
277#define plb3_acr (PLB3_DCR_BASE+0x7)
278
279/* PLB4 Arbiter - PowerPC440EP Pass1 */
280#define PLB4_DCR_BASE 0x080
281#define plb4_revid (PLB4_DCR_BASE+0x2)
282#define plb4_acr (PLB4_DCR_BASE+0x3)
283#define plb4_besr (PLB4_DCR_BASE+0x4)
284#define plb4_bearl (PLB4_DCR_BASE+0x6)
285#define plb4_bearh (PLB4_DCR_BASE+0x7)
286
287/* Nebula PLB4 Arbiter - PowerPC440EP */
288#define PLB_ARBITER_BASE 0x80
289
290#define plb0_revid (PLB_ARBITER_BASE+ 0x00)
291#define plb0_acr (PLB_ARBITER_BASE+ 0x01)
292#define plb0_acr_ppm_mask 0xF0000000
293#define plb0_acr_ppm_fixed 0x00000000
294#define plb0_acr_ppm_fair 0xD0000000
295#define plb0_acr_hbu_mask 0x08000000
296#define plb0_acr_hbu_disabled 0x00000000
297#define plb0_acr_hbu_enabled 0x08000000
298#define plb0_acr_rdp_mask 0x06000000
299#define plb0_acr_rdp_disabled 0x00000000
300#define plb0_acr_rdp_2deep 0x02000000
301#define plb0_acr_rdp_3deep 0x04000000
302#define plb0_acr_rdp_4deep 0x06000000
303#define plb0_acr_wrp_mask 0x01000000
304#define plb0_acr_wrp_disabled 0x00000000
305#define plb0_acr_wrp_2deep 0x01000000
306
307#define plb0_besrl (PLB_ARBITER_BASE+ 0x02)
308#define plb0_besrh (PLB_ARBITER_BASE+ 0x03)
309#define plb0_bearl (PLB_ARBITER_BASE+ 0x04)
310#define plb0_bearh (PLB_ARBITER_BASE+ 0x05)
311#define plb0_ccr (PLB_ARBITER_BASE+ 0x08)
312
313#define plb1_acr (PLB_ARBITER_BASE+ 0x09)
314#define plb1_acr_ppm_mask 0xF0000000
315#define plb1_acr_ppm_fixed 0x00000000
316#define plb1_acr_ppm_fair 0xD0000000
317#define plb1_acr_hbu_mask 0x08000000
318#define plb1_acr_hbu_disabled 0x00000000
319#define plb1_acr_hbu_enabled 0x08000000
320#define plb1_acr_rdp_mask 0x06000000
321#define plb1_acr_rdp_disabled 0x00000000
322#define plb1_acr_rdp_2deep 0x02000000
323#define plb1_acr_rdp_3deep 0x04000000
324#define plb1_acr_rdp_4deep 0x06000000
325#define plb1_acr_wrp_mask 0x01000000
326#define plb1_acr_wrp_disabled 0x00000000
327#define plb1_acr_wrp_2deep 0x01000000
328
329#define plb1_besrl (PLB_ARBITER_BASE+ 0x0A)
330#define plb1_besrh (PLB_ARBITER_BASE+ 0x0B)
331#define plb1_bearl (PLB_ARBITER_BASE+ 0x0C)
332#define plb1_bearh (PLB_ARBITER_BASE+ 0x0D)
333
Stefan Roese363330b2005-08-04 17:09:16 +0200334/* Pin Function Control Register 1 */
335#define SDR0_PFC1 0x4101
336#define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
337#define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
338#define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
339#define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
340#define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
341#define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
342#define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
343#define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
344#define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
345#define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
346#define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
347#define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
348#define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
349#define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
350#define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
351#define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
352#define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
353#define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
354#define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
355#define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
356#define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
357#define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
358#define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
359#define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
360
361#define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
362#define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
363#define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
364#define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
365
366/* USB Control Register */
367#define SDR0_USB0 0x0320
368#define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
369#define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
370#define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
371#define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
372#define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
373#define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
374
375/* CUST0 Customer Configuration Register0 */
376#define SDR0_CUST0 0x4000
377#define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
378#define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
379#define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
380#define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
381
382#define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
383#define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
384#define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
385
386#define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
387#define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
388#define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
389
390#define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
391#define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
392#define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
393
394#define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
395#define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
396#define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
397
398#define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
399#define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
400#define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
401
402#define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
403#define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
404#define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
405
406#define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
407#define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
408#define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
409
410#define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
411#define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
412#define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
413#define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
414#define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
415#define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
416#define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
417
418/* CUST1 Customer Configuration Register1 */
419#define SDR0_CUST1 0x4002
420#define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
421#define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
422#define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
423
424/* Pin Function Control Register 0 */
425#define SDR0_PFC0 0x4100
426#define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
427#define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
428#define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
429#define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
430#define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
431
432/* Pin Function Control Register 1 */
433#define SDR0_PFC1 0x4101
434#define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
435#define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
436#define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
437#define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
438#define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
439#define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
440#define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
441#define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
442#define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
443#define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
444#define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
445#define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
446#define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
447#define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
448#define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
449#define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
450#define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
451#define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
452#define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
453#define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
454#define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
455#define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
456#define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
457#define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
458
459#define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
460#define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
461#define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
462#define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
463
464/* Miscealleneaous Function Reg. */
465#define SDR0_MFR 0x4300
466#define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
467#define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
468#define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
469#define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
470#define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
471#define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
472#define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
473#define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
474#define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
475#define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
476#define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
477
478#define SDR0_MFR_ERRATA3_EN0 0x00800000
479#define SDR0_MFR_ERRATA3_EN1 0x00400000
480#define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
481#define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
482#define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
483#define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
484#define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
485
Stefan Roese326c9712005-08-01 16:41:48 +0200486#else
487
wdenkc00b5f82002-11-03 11:12:02 +0000488/*-----------------------------------------------------------------------------
489 | Internal SRAM
490 +----------------------------------------------------------------------------*/
491#define ISRAM0_DCR_BASE 0x020
wdenk544e9732004-02-06 23:19:44 +0000492#define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
493#define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
494#define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
495#define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
496#define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
497#define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
498#define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
499#define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
500#define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
501#define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
502#define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
wdenkc00b5f82002-11-03 11:12:02 +0000503
504/*-----------------------------------------------------------------------------
wdenk544e9732004-02-06 23:19:44 +0000505 | L2 Cache
506 +----------------------------------------------------------------------------*/
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200507#if defined (CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000508#define L2_CACHE_BASE 0x030
509#define l2_cache_cfg (L2_CACHE_BASE+0x00) /* L2 Cache Config */
510#define l2_cache_cmd (L2_CACHE_BASE+0x01) /* L2 Cache Command */
511#define l2_cache_addr (L2_CACHE_BASE+0x02) /* L2 Cache Address */
512#define l2_cache_data (L2_CACHE_BASE+0x03) /* L2 Cache Data */
513#define l2_cache_stat (L2_CACHE_BASE+0x04) /* L2 Cache Status */
514#define l2_cache_cver (L2_CACHE_BASE+0x05) /* L2 Cache Revision ID */
515#define l2_cache_snp0 (L2_CACHE_BASE+0x06) /* L2 Cache Snoop reg 0 */
516#define l2_cache_snp1 (L2_CACHE_BASE+0x07) /* L2 Cache Snoop reg 1 */
517
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200518#endif /* CONFIG_440GX */
519#endif /* !CONFIG_440EP !CONFIG_440GR*/
wdenk544e9732004-02-06 23:19:44 +0000520
521/*-----------------------------------------------------------------------------
wdenkc00b5f82002-11-03 11:12:02 +0000522 | On-Chip Buses
523 +----------------------------------------------------------------------------*/
524/* TODO: as needed */
525
526/*-----------------------------------------------------------------------------
527 | Clocking, Power Management and Chip Control
528 +----------------------------------------------------------------------------*/
529#define CNTRL_DCR_BASE 0x0b0
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200530#if defined (CONFIG_440GX)
wdenk6148e742005-04-03 20:55:38 +0000531#define cpc0_er (CNTRL_DCR_BASE+0x00) /* CPM enable register */
532#define cpc0_fr (CNTRL_DCR_BASE+0x01) /* CPM force register */
533#define cpc0_sr (CNTRL_DCR_BASE+0x02) /* CPM status register */
wdenk544e9732004-02-06 23:19:44 +0000534#else
wdenk6148e742005-04-03 20:55:38 +0000535#define cpc0_sr (CNTRL_DCR_BASE+0x00) /* CPM status register */
536#define cpc0_er (CNTRL_DCR_BASE+0x01) /* CPM enable register */
537#define cpc0_fr (CNTRL_DCR_BASE+0x02) /* CPM force register */
wdenk544e9732004-02-06 23:19:44 +0000538#endif
wdenkc00b5f82002-11-03 11:12:02 +0000539
wdenk6148e742005-04-03 20:55:38 +0000540#define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
541#define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
542#define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
543#define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
wdenkc00b5f82002-11-03 11:12:02 +0000544
545#define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
546#define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
547#define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
548#define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
549
wdenk6148e742005-04-03 20:55:38 +0000550#define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
551#define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
wdenkc00b5f82002-11-03 11:12:02 +0000552
553/*-----------------------------------------------------------------------------
554 | Universal interrupt controller
555 +----------------------------------------------------------------------------*/
556#define UIC0_DCR_BASE 0xc0
wdenk544e9732004-02-06 23:19:44 +0000557#define uic0sr (UIC0_DCR_BASE+0x0) /* UIC0 status */
558#define uic0er (UIC0_DCR_BASE+0x2) /* UIC0 enable */
559#define uic0cr (UIC0_DCR_BASE+0x3) /* UIC0 critical */
560#define uic0pr (UIC0_DCR_BASE+0x4) /* UIC0 polarity */
561#define uic0tr (UIC0_DCR_BASE+0x5) /* UIC0 triggering */
562#define uic0msr (UIC0_DCR_BASE+0x6) /* UIC0 masked status */
563#define uic0vr (UIC0_DCR_BASE+0x7) /* UIC0 vector */
564#define uic0vcr (UIC0_DCR_BASE+0x8) /* UIC0 vector configuration */
wdenkc00b5f82002-11-03 11:12:02 +0000565
566#define UIC1_DCR_BASE 0xd0
wdenk544e9732004-02-06 23:19:44 +0000567#define uic1sr (UIC1_DCR_BASE+0x0) /* UIC1 status */
568#define uic1er (UIC1_DCR_BASE+0x2) /* UIC1 enable */
569#define uic1cr (UIC1_DCR_BASE+0x3) /* UIC1 critical */
570#define uic1pr (UIC1_DCR_BASE+0x4) /* UIC1 polarity */
571#define uic1tr (UIC1_DCR_BASE+0x5) /* UIC1 triggering */
572#define uic1msr (UIC1_DCR_BASE+0x6) /* UIC1 masked status */
573#define uic1vr (UIC1_DCR_BASE+0x7) /* UIC1 vector */
574#define uic1vcr (UIC1_DCR_BASE+0x8) /* UIC1 vector configuration */
575
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200576#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000577#define UIC2_DCR_BASE 0x210
578#define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status */
579#define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
580#define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
581#define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
582#define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
583#define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
584#define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
585#define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
586
587
588#define UIC_DCR_BASE 0x200
589#define uicb0sr (UIC_DCR_BASE+0x0) /* UIC Base Status Register */
590#define uicb0er (UIC_DCR_BASE+0x2) /* UIC Base enable */
591#define uicb0cr (UIC_DCR_BASE+0x3) /* UIC Base critical */
592#define uicb0pr (UIC_DCR_BASE+0x4) /* UIC Base polarity */
593#define uicb0tr (UIC_DCR_BASE+0x5) /* UIC Base triggering */
594#define uicb0msr (UIC_DCR_BASE+0x6) /* UIC Base masked status */
595#define uicb0vr (UIC_DCR_BASE+0x7) /* UIC Base vector */
596#define uicb0vcr (UIC_DCR_BASE+0x8) /* UIC Base vector configuration */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200597#endif /* CONFIG_440GX */
wdenkc00b5f82002-11-03 11:12:02 +0000598
599/* The following is for compatibility with 405 code */
600#define uicsr uic0sr
601#define uicer uic0er
602#define uiccr uic0cr
603#define uicpr uic0pr
604#define uictr uic0tr
605#define uicmsr uic0msr
606#define uicvr uic0vr
607#define uicvcr uic0vcr
608
609/*-----------------------------------------------------------------------------
610 | DMA
611 +----------------------------------------------------------------------------*/
612#define DMA_DCR_BASE 0x100
wdenk544e9732004-02-06 23:19:44 +0000613#define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
614#define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
615#define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
616#define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
617#define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
618#define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
wdenkc00b5f82002-11-03 11:12:02 +0000619#define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
620#define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
wdenk544e9732004-02-06 23:19:44 +0000621#define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
622#define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
623#define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
624#define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
625#define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
626#define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
wdenkc00b5f82002-11-03 11:12:02 +0000627#define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
628#define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
wdenk544e9732004-02-06 23:19:44 +0000629#define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
630#define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
631#define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
632#define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
633#define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
634#define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
wdenkc00b5f82002-11-03 11:12:02 +0000635#define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
636#define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
wdenk544e9732004-02-06 23:19:44 +0000637#define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
638#define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
639#define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
640#define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
641#define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
642#define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
wdenkc00b5f82002-11-03 11:12:02 +0000643#define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
644#define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
wdenk544e9732004-02-06 23:19:44 +0000645#define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
646#define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
647#define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
648#define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
wdenkc00b5f82002-11-03 11:12:02 +0000649
650/*-----------------------------------------------------------------------------
651 | Memory Access Layer
652 +----------------------------------------------------------------------------*/
653#define MAL_DCR_BASE 0x180
wdenk544e9732004-02-06 23:19:44 +0000654#define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
655#define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
656#define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
657#define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
658#define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
wdenkc00b5f82002-11-03 11:12:02 +0000659#define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
660#define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
wdenk544e9732004-02-06 23:19:44 +0000661#define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
662#define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
663#define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
664#define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
wdenkc00b5f82002-11-03 11:12:02 +0000665#define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
666#define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
wdenk544e9732004-02-06 23:19:44 +0000667#define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
668#define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
669#define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
wdenkc00b5f82002-11-03 11:12:02 +0000670#define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
671#define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
wdenk544e9732004-02-06 23:19:44 +0000672#define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
673#define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table pointer reg */
wdenkc00b5f82002-11-03 11:12:02 +0000674#define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
675#define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200676#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000677#define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 0 Channel table pointer reg */
678#define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 1 Channel table pointer reg */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200679#endif /* CONFIG_440GX */
wdenk544e9732004-02-06 23:19:44 +0000680#define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
681#define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200682#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000683#define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
684#define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200685#endif /* CONFIG_440GX */
wdenk544e9732004-02-06 23:19:44 +0000686
wdenkc00b5f82002-11-03 11:12:02 +0000687
688/*---------------------------------------------------------------------------+
689| Universal interrupt controller 0 interrupts (UIC0)
690+---------------------------------------------------------------------------*/
wdenk544e9732004-02-06 23:19:44 +0000691#define UIC_U0 0x80000000 /* UART 0 */
692#define UIC_U1 0x40000000 /* UART 1 */
693#define UIC_IIC0 0x20000000 /* IIC */
694#define UIC_IIC1 0x10000000 /* IIC */
695#define UIC_PIM 0x08000000 /* PCI inbound message */
696#define UIC_PCRW 0x04000000 /* PCI command register write */
697#define UIC_PPM 0x02000000 /* PCI power management */
698#define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
699#define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
700#define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
701#define UIC_MTE 0x00200000 /* MAL TXEOB */
702#define UIC_MRE 0x00100000 /* MAL RXEOB */
703#define UIC_D0 0x00080000 /* DMA channel 0 */
704#define UIC_D1 0x00040000 /* DMA channel 1 */
705#define UIC_D2 0x00020000 /* DMA channel 2 */
706#define UIC_D3 0x00010000 /* DMA channel 3 */
707#define UIC_RSVD0 0x00008000 /* Reserved */
708#define UIC_RSVD1 0x00004000 /* Reserved */
709#define UIC_CT0 0x00002000 /* GPT compare timer 0 */
710#define UIC_CT1 0x00001000 /* GPT compare timer 1 */
711#define UIC_CT2 0x00000800 /* GPT compare timer 2 */
712#define UIC_CT3 0x00000400 /* GPT compare timer 3 */
713#define UIC_CT4 0x00000200 /* GPT compare timer 4 */
714#define UIC_EIR0 0x00000100 /* External interrupt 0 */
715#define UIC_EIR1 0x00000080 /* External interrupt 1 */
716#define UIC_EIR2 0x00000040 /* External interrupt 2 */
717#define UIC_EIR3 0x00000020 /* External interrupt 3 */
718#define UIC_EIR4 0x00000010 /* External interrupt 4 */
719#define UIC_EIR5 0x00000008 /* External interrupt 5 */
720#define UIC_EIR6 0x00000004 /* External interrupt 6 */
721#define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
722#define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
wdenkc00b5f82002-11-03 11:12:02 +0000723
724/* For compatibility with 405 code */
wdenk544e9732004-02-06 23:19:44 +0000725#define UIC_MAL_TXEOB UIC_MTE
726#define UIC_MAL_RXEOB UIC_MRE
wdenkc00b5f82002-11-03 11:12:02 +0000727
728/*---------------------------------------------------------------------------+
729| Universal interrupt controller 1 interrupts (UIC1)
730+---------------------------------------------------------------------------*/
wdenk544e9732004-02-06 23:19:44 +0000731#define UIC_MS 0x80000000 /* MAL SERR */
732#define UIC_MTDE 0x40000000 /* MAL TXDE */
733#define UIC_MRDE 0x20000000 /* MAL RXDE */
734#define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
735#define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
736#define UIC_EBCO 0x04000000 /* EBCO interrupt status */
737#define UIC_EBMI 0x02000000 /* EBMI interrupt status */
738#define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
739#define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
740#define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
741#define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
742#define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
743#define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
744#define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
745#define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
746#define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
747#define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
748#define UIC_PPMI 0x00004000 /* PPM interrupt status */
749#define UIC_EIR7 0x00002000 /* External interrupt 7 */
750#define UIC_EIR8 0x00001000 /* External interrupt 8 */
751#define UIC_EIR9 0x00000800 /* External interrupt 9 */
752#define UIC_EIR10 0x00000400 /* External interrupt 10 */
753#define UIC_EIR11 0x00000200 /* External interrupt 11 */
754#define UIC_EIR12 0x00000100 /* External interrupt 12 */
755#define UIC_SRE 0x00000080 /* Serial ROM error */
756#define UIC_RSVD2 0x00000040 /* Reserved */
757#define UIC_RSVD3 0x00000020 /* Reserved */
758#define UIC_PAE 0x00000010 /* PCI asynchronous error */
759#define UIC_ETH0 0x00000008 /* Ethernet 0 */
760#define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
761#define UIC_ETH1 0x00000002 /* Ethernet 1 */
762#define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
wdenkc00b5f82002-11-03 11:12:02 +0000763
764/* For compatibility with 405 code */
wdenk544e9732004-02-06 23:19:44 +0000765#define UIC_MAL_SERR UIC_MS
766#define UIC_MAL_TXDE UIC_MTDE
767#define UIC_MAL_RXDE UIC_MRDE
768#define UIC_ENET UIC_ETH0
769
770/*---------------------------------------------------------------------------+
771| Universal interrupt controller 2 interrupts (UIC2)
772+---------------------------------------------------------------------------*/
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200773#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000774#define UIC_ETH2 0x80000000 /* Ethernet 2 */
775#define UIC_EWU2 0x40000000 /* Ethernet 2 wakeup */
776#define UIC_ETH3 0x20000000 /* Ethernet 3 */
777#define UIC_EWU3 0x10000000 /* Ethernet 3 wakeup */
778#define UIC_TAH0 0x08000000 /* TAH 0 */
779#define UIC_TAH1 0x04000000 /* TAH 1 */
780#define UIC_IMUOBFQ 0x02000000 /* IMU outbound free queue */
781#define UIC_IMUIBPQ 0x01000000 /* IMU inbound post queue */
782#define UIC_IMUIRQDB 0x00800000 /* IMU irq doorbell */
783#define UIC_IMUIBDB 0x00400000 /* IMU inbound doorbell */
784#define UIC_IMUMSG0 0x00200000 /* IMU inbound message 0 */
785#define UIC_IMUMSG1 0x00100000 /* IMU inbound message 1 */
786#define UIC_IMUTO 0x00080000 /* IMU timeout */
787#define UIC_MSI12 0x00040000 /* PCI MSI level 12 */
788#define UIC_MSI13 0x00020000 /* PCI MSI level 13 */
789#define UIC_MSI14 0x00010000 /* PCI MSI level 14 */
790#define UIC_MSI15 0x00008000 /* PCI MSI level 15 */
791#define UIC_EIR13 0x00004000 /* External interrupt 13 */
792#define UIC_EIR14 0x00002000 /* External interrupt 14 */
793#define UIC_EIR15 0x00001000 /* External interrupt 15 */
794#define UIC_EIR16 0x00000800 /* External interrupt 16 */
795#define UIC_EIR17 0x00000400 /* External interrupt 17 */
796#define UIC_PCIVPD 0x00000200 /* PCI VPD */
797#define UIC_L2C 0x00000100 /* L2 Cache */
798#define UIC_ETH2PCS 0x00000080 /* Ethernet 2 PCS */
799#define UIC_ETH3PCS 0x00000040 /* Ethernet 3 PCS */
800#define UIC_RSVD26 0x00000020 /* Reserved */
801#define UIC_RSVD27 0x00000010 /* Reserved */
802#define UIC_RSVD28 0x00000008 /* Reserved */
803#define UIC_RSVD29 0x00000004 /* Reserved */
804#define UIC_RSVD30 0x00000002 /* Reserved */
805#define UIC_RSVD31 0x00000001 /* Reserved */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200806#endif /* CONFIG_440GX */
wdenk544e9732004-02-06 23:19:44 +0000807
808/*---------------------------------------------------------------------------+
809| Universal interrupt controller Base 0 interrupts (UICB0)
810+---------------------------------------------------------------------------*/
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200811#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000812#define UICB0_UIC0CI 0x80000000 /* UIC0 Critical Interrupt */
813#define UICB0_UIC0NCI 0x40000000 /* UIC0 Noncritical Interrupt */
814#define UICB0_UIC1CI 0x20000000 /* UIC1 Critical Interrupt */
815#define UICB0_UIC1NCI 0x10000000 /* UIC1 Noncritical Interrupt */
816#define UICB0_UIC2CI 0x08000000 /* UIC2 Critical Interrupt */
817#define UICB0_UIC2NCI 0x04000000 /* UIC2 Noncritical Interrupt */
818
819#define UICB0_ALL (UICB0_UIC0CI | UICB0_UIC0NCI | UICB0_UIC1CI | \
820 UICB0_UIC1NCI | UICB0_UIC2CI | UICB0_UIC2NCI)
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200821#endif /* CONFIG_440GX */
wdenkc00b5f82002-11-03 11:12:02 +0000822
823/*-----------------------------------------------------------------------------+
wdenk00fe1612004-03-14 00:07:33 +0000824| External Bus Controller Bit Settings
825+-----------------------------------------------------------------------------*/
wdenk6148e742005-04-03 20:55:38 +0000826#define EBC_CFGADDR_MASK 0x0000003F
wdenk00fe1612004-03-14 00:07:33 +0000827
wdenk6148e742005-04-03 20:55:38 +0000828#define EBC_BXCR_BAS_ENCODE(n) ((((unsigned long)(n))&0xFFF00000)<<0)
829#define EBC_BXCR_BS_MASK 0x000E0000
830#define EBC_BXCR_BS_1MB 0x00000000
831#define EBC_BXCR_BS_2MB 0x00020000
832#define EBC_BXCR_BS_4MB 0x00040000
833#define EBC_BXCR_BS_8MB 0x00060000
834#define EBC_BXCR_BS_16MB 0x00080000
835#define EBC_BXCR_BS_32MB 0x000A0000
836#define EBC_BXCR_BS_64MB 0x000C0000
837#define EBC_BXCR_BS_128MB 0x000E0000
838#define EBC_BXCR_BU_MASK 0x00018000
839#define EBC_BXCR_BU_R 0x00008000
840#define EBC_BXCR_BU_W 0x00010000
841#define EBC_BXCR_BU_RW 0x00018000
842#define EBC_BXCR_BW_MASK 0x00006000
843#define EBC_BXCR_BW_8BIT 0x00000000
844#define EBC_BXCR_BW_16BIT 0x00002000
Stefan Roese5ff4c3f2005-08-15 12:31:23 +0200845#define EBC_BXCR_BW_32BIT 0x00006000
wdenk6148e742005-04-03 20:55:38 +0000846#define EBC_BXAP_BME_ENABLED 0x80000000
847#define EBC_BXAP_BME_DISABLED 0x00000000
848#define EBC_BXAP_TWT_ENCODE(n) ((((unsigned long)(n))&0xFF)<<23)
849#define EBC_BXAP_BCE_DISABLE 0x00000000
850#define EBC_BXAP_BCE_ENABLE 0x00400000
851#define EBC_BXAP_CSN_ENCODE(n) ((((unsigned long)(n))&0x3)<<18)
852#define EBC_BXAP_OEN_ENCODE(n) ((((unsigned long)(n))&0x3)<<16)
853#define EBC_BXAP_WBN_ENCODE(n) ((((unsigned long)(n))&0x3)<<14)
854#define EBC_BXAP_WBF_ENCODE(n) ((((unsigned long)(n))&0x3)<<12)
855#define EBC_BXAP_TH_ENCODE(n) ((((unsigned long)(n))&0x7)<<9)
856#define EBC_BXAP_RE_ENABLED 0x00000100
857#define EBC_BXAP_RE_DISABLED 0x00000000
858#define EBC_BXAP_SOR_DELAYED 0x00000000
859#define EBC_BXAP_SOR_NONDELAYED 0x00000080
860#define EBC_BXAP_BEM_WRITEONLY 0x00000000
861#define EBC_BXAP_BEM_RW 0x00000040
862#define EBC_BXAP_PEN_DISABLED 0x00000000
wdenk00fe1612004-03-14 00:07:33 +0000863
wdenk6148e742005-04-03 20:55:38 +0000864#define EBC_CFG_LE_MASK 0x80000000
865#define EBC_CFG_LE_UNLOCK 0x00000000
866#define EBC_CFG_LE_LOCK 0x80000000
867#define EBC_CFG_PTD_MASK 0x40000000
868#define EBC_CFG_PTD_ENABLE 0x00000000
869#define EBC_CFG_PTD_DISABLE 0x40000000
870#define EBC_CFG_RTC_MASK 0x38000000
871#define EBC_CFG_RTC_16PERCLK 0x00000000
872#define EBC_CFG_RTC_32PERCLK 0x08000000
873#define EBC_CFG_RTC_64PERCLK 0x10000000
874#define EBC_CFG_RTC_128PERCLK 0x18000000
875#define EBC_CFG_RTC_256PERCLK 0x20000000
876#define EBC_CFG_RTC_512PERCLK 0x28000000
877#define EBC_CFG_RTC_1024PERCLK 0x30000000
878#define EBC_CFG_RTC_2048PERCLK 0x38000000
879#define EBC_CFG_ATC_MASK 0x04000000
880#define EBC_CFG_ATC_HI 0x00000000
881#define EBC_CFG_ATC_PREVIOUS 0x04000000
882#define EBC_CFG_DTC_MASK 0x02000000
883#define EBC_CFG_DTC_HI 0x00000000
884#define EBC_CFG_DTC_PREVIOUS 0x02000000
885#define EBC_CFG_CTC_MASK 0x01000000
886#define EBC_CFG_CTC_HI 0x00000000
887#define EBC_CFG_CTC_PREVIOUS 0x01000000
888#define EBC_CFG_OEO_MASK 0x00800000
889#define EBC_CFG_OEO_HI 0x00000000
890#define EBC_CFG_OEO_PREVIOUS 0x00800000
891#define EBC_CFG_EMC_MASK 0x00400000
892#define EBC_CFG_EMC_NONDEFAULT 0x00000000
893#define EBC_CFG_EMC_DEFAULT 0x00400000
894#define EBC_CFG_PME_MASK 0x00200000
895#define EBC_CFG_PME_DISABLE 0x00000000
896#define EBC_CFG_PME_ENABLE 0x00200000
897#define EBC_CFG_PMT_MASK 0x001F0000
898#define EBC_CFG_PMT_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
899#define EBC_CFG_PR_MASK 0x0000C000
900#define EBC_CFG_PR_16 0x00000000
901#define EBC_CFG_PR_32 0x00004000
902#define EBC_CFG_PR_64 0x00008000
903#define EBC_CFG_PR_128 0x0000C000
wdenk00fe1612004-03-14 00:07:33 +0000904
905/*-----------------------------------------------------------------------------+
906| SDR 0 Bit Settings
907+-----------------------------------------------------------------------------*/
wdenk6148e742005-04-03 20:55:38 +0000908#define SDR0_SDSTP0_ENG_MASK 0x80000000
909#define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
910#define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
911#define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
912#define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
913#define SDR0_SDSTP0_SRC_MASK 0x40000000
914#define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
915#define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
916#define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
917#define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
918#define SDR0_SDSTP0_SEL_MASK 0x38000000
919#define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
920#define SDR0_SDSTP0_SEL_CPU 0x08000000
921#define SDR0_SDSTP0_SEL_EBC 0x28000000
922#define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
923#define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
924#define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
925#define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
926#define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
927#define SDR0_SDSTP0_FBDV_MASK 0x0001F000
928#define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
929#define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
930#define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
931#define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
932#define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
933#define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
934#define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
935#define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
936#define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
937#define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
938#define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
939#define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
940#define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
941#define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
wdenk00fe1612004-03-14 00:07:33 +0000942
wdenk6148e742005-04-03 20:55:38 +0000943#define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
944#define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
945#define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
946#define SDR0_SDSTP1_EBCDV0_MASK 0x03000000
947#define SDR0_SDSTP1_EBCDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
948#define SDR0_SDSTP1_EBCDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
949#define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
950#define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
951#define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
952#define SDR0_SDSTP1_RW_MASK 0x00300000
953#define SDR0_SDSTP1_RW_8BIT 0x00000000
954#define SDR0_SDSTP1_RW_16BIT 0x00100000
955#define SDR0_SDSTP1_RW_32BIT 0x00200000
956#define SDR0_SDSTP1_RW_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
957#define SDR0_SDSTP1_RW_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
958#define SDR0_SDSTP1_EARV_MASK 0x00080000
959#define SDR0_SDSTP1_EARV_EBC 0x00000000
960#define SDR0_SDSTP1_EARV_PCI 0x00080000
961#define SDR0_SDSTP1_PAE_MASK 0x00040000
962#define SDR0_SDSTP1_PAE_DISABLE 0x00000000
963#define SDR0_SDSTP1_PAE_ENABLE 0x00040000
964#define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
965#define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
966#define SDR0_SDSTP1_PHCE_MASK 0x00020000
967#define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
968#define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
969#define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
970#define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
971#define SDR0_SDSTP1_PISE_MASK 0x00010000
972#define SDR0_SDSTP1_PISE_DISABLE 0x00000000
973#define SDR0_SDSTP1_PISE_ENABLE 0x00010000
974#define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
975#define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
976#define SDR0_SDSTP1_PCWE_MASK 0x00008000
977#define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
978#define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
979#define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
980#define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
981#define SDR0_SDSTP1_PPIM_MASK 0x00008000
982#define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
983#define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
984#define SDR0_SDSTP1_PR64E_MASK 0x00000400
985#define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
986#define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
987#define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
988#define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
989#define SDR0_SDSTP1_PXFS_MASK 0x00000300
990#define SDR0_SDSTP1_PXFS_HIGH 0x00000000
991#define SDR0_SDSTP1_PXFS_MED 0x00000100
992#define SDR0_SDSTP1_PXFS_LOW 0x00000200
993#define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
994#define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
995#define SDR0_SDSTP1_PDM_MASK 0x00000040
996#define SDR0_SDSTP1_PDM_MULTIPOINT 0x00000000
997#define SDR0_SDSTP1_PDM_P2P 0x00000040
998#define SDR0_SDSTP1_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<6)
999#define SDR0_SDSTP1_PDM_DECODE(n) ((((unsigned long)(n))>>6)&0x01)
1000#define SDR0_SDSTP1_EPS_MASK 0x00000038
1001#define SDR0_SDSTP1_EPS_GROUP0 0x00000000
1002#define SDR0_SDSTP1_EPS_GROUP1 0x00000008
1003#define SDR0_SDSTP1_EPS_GROUP2 0x00000010
1004#define SDR0_SDSTP1_EPS_GROUP3 0x00000018
1005#define SDR0_SDSTP1_EPS_GROUP4 0x00000020
1006#define SDR0_SDSTP1_EPS_GROUP5 0x00000028
1007#define SDR0_SDSTP1_EPS_GROUP6 0x00000030
1008#define SDR0_SDSTP1_EPS_GROUP7 0x00000038
1009#define SDR0_SDSTP1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<3)
1010#define SDR0_SDSTP1_EPS_DECODE(n) ((((unsigned long)(n))>>3)&0x07)
1011#define SDR0_SDSTP1_RMII_MASK 0x00000004
1012#define SDR0_SDSTP1_RMII_100MBIT 0x00000000
1013#define SDR0_SDSTP1_RMII_10MBIT 0x00000004
1014#define SDR0_SDSTP1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
1015#define SDR0_SDSTP1_RMII_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
1016#define SDR0_SDSTP1_TRE_MASK 0x00000002
1017#define SDR0_SDSTP1_TRE_DISABLE 0x00000000
1018#define SDR0_SDSTP1_TRE_ENABLE 0x00000002
1019#define SDR0_SDSTP1_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
1020#define SDR0_SDSTP1_TRE_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
1021#define SDR0_SDSTP1_NTO1_MASK 0x00000001
1022#define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
1023#define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
1024#define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
1025#define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
wdenk00fe1612004-03-14 00:07:33 +00001026
wdenk6148e742005-04-03 20:55:38 +00001027#define SDR0_EBC_RW_MASK 0x30000000
1028#define SDR0_EBC_RW_8BIT 0x00000000
1029#define SDR0_EBC_RW_16BIT 0x10000000
1030#define SDR0_EBC_RW_32BIT 0x20000000
1031#define SDR0_EBC_RW_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
1032#define SDR0_EBC_RW_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
wdenk00fe1612004-03-14 00:07:33 +00001033
wdenk6148e742005-04-03 20:55:38 +00001034#define SDR0_UARTX_UXICS_MASK 0xF0000000
1035#define SDR0_UARTX_UXICS_PLB 0x20000000
1036#define SDR0_UARTX_UXEC_MASK 0x00800000
1037#define SDR0_UARTX_UXEC_INT 0x00000000
1038#define SDR0_UARTX_UXEC_EXT 0x00800000
1039#define SDR0_UARTX_UXDTE_MASK 0x00400000
1040#define SDR0_UARTX_UXDTE_DISABLE 0x00000000
1041#define SDR0_UARTX_UXDTE_ENABLE 0x00400000
1042#define SDR0_UARTX_UXDRE_MASK 0x00200000
1043#define SDR0_UARTX_UXDRE_DISABLE 0x00000000
1044#define SDR0_UARTX_UXDRE_ENABLE 0x00200000
1045#define SDR0_UARTX_UXDC_MASK 0x00100000
1046#define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
1047#define SDR0_UARTX_UXDC_CLEARED 0x00100000
1048#define SDR0_UARTX_UXDIV_MASK 0x000000FF
1049#define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
1050#define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
wdenk00fe1612004-03-14 00:07:33 +00001051
wdenk6148e742005-04-03 20:55:38 +00001052#define SDR0_CPU440_EARV_MASK 0x30000000
1053#define SDR0_CPU440_EARV_EBC 0x10000000
1054#define SDR0_CPU440_EARV_PCI 0x20000000
1055#define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
1056#define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
1057#define SDR0_CPU440_NTO1_MASK 0x00000002
1058#define SDR0_CPU440_NTO1_NTOP 0x00000000
1059#define SDR0_CPU440_NTO1_NTO1 0x00000002
1060#define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
1061#define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
wdenk00fe1612004-03-14 00:07:33 +00001062
wdenk6148e742005-04-03 20:55:38 +00001063#define SDR0_XCR_PAE_MASK 0x80000000
1064#define SDR0_XCR_PAE_DISABLE 0x00000000
1065#define SDR0_XCR_PAE_ENABLE 0x80000000
1066#define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
1067#define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
1068#define SDR0_XCR_PHCE_MASK 0x40000000
1069#define SDR0_XCR_PHCE_DISABLE 0x00000000
1070#define SDR0_XCR_PHCE_ENABLE 0x40000000
1071#define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
1072#define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
1073#define SDR0_XCR_PISE_MASK 0x20000000
1074#define SDR0_XCR_PISE_DISABLE 0x00000000
1075#define SDR0_XCR_PISE_ENABLE 0x20000000
1076#define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
1077#define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
1078#define SDR0_XCR_PCWE_MASK 0x10000000
1079#define SDR0_XCR_PCWE_DISABLE 0x00000000
1080#define SDR0_XCR_PCWE_ENABLE 0x10000000
1081#define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
1082#define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
1083#define SDR0_XCR_PPIM_MASK 0x0F000000
1084#define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
1085#define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
1086#define SDR0_XCR_PR64E_MASK 0x00800000
1087#define SDR0_XCR_PR64E_DISABLE 0x00000000
1088#define SDR0_XCR_PR64E_ENABLE 0x00800000
1089#define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
1090#define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
1091#define SDR0_XCR_PXFS_MASK 0x00600000
1092#define SDR0_XCR_PXFS_HIGH 0x00000000
1093#define SDR0_XCR_PXFS_MED 0x00200000
1094#define SDR0_XCR_PXFS_LOW 0x00400000
1095#define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
1096#define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
1097#define SDR0_XCR_PDM_MASK 0x00000040
1098#define SDR0_XCR_PDM_MULTIPOINT 0x00000000
1099#define SDR0_XCR_PDM_P2P 0x00000040
1100#define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
1101#define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
wdenk00fe1612004-03-14 00:07:33 +00001102
1103#define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
wdenk6148e742005-04-03 20:55:38 +00001104#define SDR0_PFC0_GEIE_MASK 0x00003E00
1105#define SDR0_PFC0_GEIE_TRE 0x00003E00
1106#define SDR0_PFC0_GEIE_NOTRE 0x00000000
1107#define SDR0_PFC0_TRE_MASK 0x00000100
1108#define SDR0_PFC0_TRE_DISABLE 0x00000000
1109#define SDR0_PFC0_TRE_ENABLE 0x00000100
1110#define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
1111#define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
wdenk00fe1612004-03-14 00:07:33 +00001112
wdenk6148e742005-04-03 20:55:38 +00001113#define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
1114#define SDR0_PFC1_EPS_MASK 0x01C00000
1115#define SDR0_PFC1_EPS_GROUP0 0x00000000
1116#define SDR0_PFC1_EPS_GROUP1 0x00400000
1117#define SDR0_PFC1_EPS_GROUP2 0x00800000
1118#define SDR0_PFC1_EPS_GROUP3 0x00C00000
1119#define SDR0_PFC1_EPS_GROUP4 0x01000000
1120#define SDR0_PFC1_EPS_GROUP5 0x01400000
1121#define SDR0_PFC1_EPS_GROUP6 0x01800000
1122#define SDR0_PFC1_EPS_GROUP7 0x01C00000
1123#define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
1124#define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
1125#define SDR0_PFC1_RMII_MASK 0x00200000
1126#define SDR0_PFC1_RMII_100MBIT 0x00000000
1127#define SDR0_PFC1_RMII_10MBIT 0x00200000
1128#define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
1129#define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
1130#define SDR0_PFC1_CTEMS_MASK 0x00100000
1131#define SDR0_PFC1_CTEMS_EMS 0x00000000
1132#define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
wdenk00fe1612004-03-14 00:07:33 +00001133
wdenk6148e742005-04-03 20:55:38 +00001134#define SDR0_MFR_TAH0_MASK 0x80000000
1135#define SDR0_MFR_TAH0_ENABLE 0x00000000
1136#define SDR0_MFR_TAH0_DISABLE 0x80000000
1137#define SDR0_MFR_TAH1_MASK 0x40000000
1138#define SDR0_MFR_TAH1_ENABLE 0x00000000
1139#define SDR0_MFR_TAH1_DISABLE 0x40000000
1140#define SDR0_MFR_PCM_MASK 0x20000000
1141#define SDR0_MFR_PCM_PPC440GX 0x00000000
1142#define SDR0_MFR_PCM_PPC440GP 0x20000000
1143#define SDR0_MFR_ECS_MASK 0x10000000
1144#define SDR0_MFR_ECS_INTERNAL 0x10000000
1145
Stefan Roese326c9712005-08-01 16:41:48 +02001146#define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
1147#define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
1148#define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
1149#define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
1150#define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
1151#define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
1152#define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
1153#define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
1154#define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
1155#define SDR0_MFR_ERRATA3_EN0 0x00800000
1156#define SDR0_MFR_ERRATA3_EN1 0x00400000
1157#define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
1158#define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
1159#define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
1160#define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
1161#define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
1162
wdenk6148e742005-04-03 20:55:38 +00001163#define SDR0_SRST_BGO 0x80000000
1164#define SDR0_SRST_PLB 0x40000000
1165#define SDR0_SRST_EBC 0x20000000
1166#define SDR0_SRST_OPB 0x10000000
1167#define SDR0_SRST_UART0 0x08000000
1168#define SDR0_SRST_UART1 0x04000000
1169#define SDR0_SRST_IIC0 0x02000000
1170#define SDR0_SRST_IIC1 0x01000000
1171#define SDR0_SRST_GPIO 0x00800000
1172#define SDR0_SRST_GPT 0x00400000
1173#define SDR0_SRST_DMC 0x00200000
1174#define SDR0_SRST_PCI 0x00100000
1175#define SDR0_SRST_EMAC0 0x00080000
1176#define SDR0_SRST_EMAC1 0x00040000
1177#define SDR0_SRST_CPM 0x00020000
1178#define SDR0_SRST_IMU 0x00010000
1179#define SDR0_SRST_UIC01 0x00008000
1180#define SDR0_SRST_UICB2 0x00004000
1181#define SDR0_SRST_SRAM 0x00002000
1182#define SDR0_SRST_EBM 0x00001000
1183#define SDR0_SRST_BGI 0x00000800
1184#define SDR0_SRST_DMA 0x00000400
1185#define SDR0_SRST_DMAC 0x00000200
1186#define SDR0_SRST_MAL 0x00000100
1187#define SDR0_SRST_ZMII 0x00000080
1188#define SDR0_SRST_GPTR 0x00000040
1189#define SDR0_SRST_PPM 0x00000020
1190#define SDR0_SRST_EMAC2 0x00000010
1191#define SDR0_SRST_EMAC3 0x00000008
1192#define SDR0_SRST_RGMII 0x00000001
wdenk00fe1612004-03-14 00:07:33 +00001193
1194/*-----------------------------------------------------------------------------+
wdenkc00b5f82002-11-03 11:12:02 +00001195| Clocking
1196+-----------------------------------------------------------------------------*/
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001197#if !defined (CONFIG_440GX) && !defined(CONFIG_440EP) && !defined(CONFIG_440GR)
wdenk544e9732004-02-06 23:19:44 +00001198#define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
1199#define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
1200#define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
1201#define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
1202#define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
1203#define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
1204#define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
1205#define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
1206#define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
1207#define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
1208#define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
1209#define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
wdenkc00b5f82002-11-03 11:12:02 +00001210
wdenk544e9732004-02-06 23:19:44 +00001211#define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
1212#define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
1213#define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
1214#define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001215#else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
wdenk544e9732004-02-06 23:19:44 +00001216#define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
1217#define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
1218#define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
1219#define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
1220#define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
1221#define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
1222#define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
1223#define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
1224#define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
1225
Stefan Roese326c9712005-08-01 16:41:48 +02001226#define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
1227#define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
1228#define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
1229#define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
1230#define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
1231#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
1232
1233#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
1234#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
1235#define PRADV_MASK 0x07000000 /* Primary Divisor A */
1236#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
1237#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
1238
wdenk544e9732004-02-06 23:19:44 +00001239#define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
1240#define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
1241#define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
1242#define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
1243
1244/* Strap 1 Register */
1245#define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
1246#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
1247#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
1248#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
1249#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
1250#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
1251#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
1252#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
1253#define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
1254#define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
1255#define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
1256#define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
1257#define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
1258#define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
1259#define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
1260#define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
1261#define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
1262#define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001263#endif /* CONFIG_440GX */
wdenkc00b5f82002-11-03 11:12:02 +00001264
1265/*-----------------------------------------------------------------------------
1266| IIC Register Offsets
1267'----------------------------------------------------------------------------*/
wdenk6148e742005-04-03 20:55:38 +00001268#define IICMDBUF 0x00
1269#define IICSDBUF 0x02
1270#define IICLMADR 0x04
1271#define IICHMADR 0x05
1272#define IICCNTL 0x06
1273#define IICMDCNTL 0x07
1274#define IICSTS 0x08
1275#define IICEXTSTS 0x09
1276#define IICLSADR 0x0A
1277#define IICHSADR 0x0B
1278#define IICCLKDIV 0x0C
1279#define IICINTRMSK 0x0D
1280#define IICXFRCNT 0x0E
1281#define IICXTCNTLSS 0x0F
1282#define IICDIRECTCNTL 0x10
wdenkc00b5f82002-11-03 11:12:02 +00001283
1284/*-----------------------------------------------------------------------------
1285| UART Register Offsets
1286'----------------------------------------------------------------------------*/
wdenk6148e742005-04-03 20:55:38 +00001287#define DATA_REG 0x00
1288#define DL_LSB 0x00
1289#define DL_MSB 0x01
1290#define INT_ENABLE 0x01
1291#define FIFO_CONTROL 0x02
1292#define LINE_CONTROL 0x03
1293#define MODEM_CONTROL 0x04
1294#define LINE_STATUS 0x05
1295#define MODEM_STATUS 0x06
1296#define SCRATCH 0x07
wdenkc00b5f82002-11-03 11:12:02 +00001297
1298/*-----------------------------------------------------------------------------
1299| PCI Internal Registers et. al. (accessed via plb)
1300+----------------------------------------------------------------------------*/
wdenk00fe1612004-03-14 00:07:33 +00001301#define PCIX0_CFGADR (CFG_PCI_BASE + 0x0ec00000)
1302#define PCIX0_CFGDATA (CFG_PCI_BASE + 0x0ec00004)
1303#define PCIX0_CFGBASE (CFG_PCI_BASE + 0x0ec80000)
1304#define PCIX0_IOBASE (CFG_PCI_BASE + 0x08000000)
wdenkc00b5f82002-11-03 11:12:02 +00001305
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001306#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese326c9712005-08-01 16:41:48 +02001307
1308/* PCI Local Configuration Registers
1309 --------------------------------- */
1310#define PCI_MMIO_LCR_BASE (CFG_PCI_BASE + 0x0f400000) /* Real => 0x0EF400000 */
1311
1312/* PCI Master Local Configuration Registers */
1313#define PCIX0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
1314#define PCIX0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
1315#define PCIX0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
1316#define PCIX0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
1317#define PCIX0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
1318#define PCIX0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
1319#define PCIX0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
1320#define PCIX0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
1321#define PCIX0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
1322#define PCIX0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
1323#define PCIX0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
1324#define PCIX0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
1325
1326/* PCI Target Local Configuration Registers */
1327#define PCIX0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/Attribute */
1328#define PCIX0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
1329#define PCIX0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/Attribute */
1330#define PCIX0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
1331
1332#else
1333
wdenk00fe1612004-03-14 00:07:33 +00001334#define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
1335#define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
1336#define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
1337#define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
1338#define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
1339#define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
1340#define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
1341#define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
1342#define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
1343#define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
1344#define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
1345#define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
1346#define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
1347#define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
1348#define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
1349#define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
1350#define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
1351#define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
1352#define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
1353#define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
1354#define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
1355#define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
1356#define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
1357#define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
1358#define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
1359#define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
1360#define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
1361#define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
wdenkc00b5f82002-11-03 11:12:02 +00001362
wdenk6148e742005-04-03 20:55:38 +00001363#define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
1364#define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
wdenkc00b5f82002-11-03 11:12:02 +00001365
wdenk00fe1612004-03-14 00:07:33 +00001366#define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
1367#define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
1368#define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
wdenk6148e742005-04-03 20:55:38 +00001369#define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
1370#define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
wdenk00fe1612004-03-14 00:07:33 +00001371#define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
1372#define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
1373#define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
wdenk6148e742005-04-03 20:55:38 +00001374#define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
1375#define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
wdenk00fe1612004-03-14 00:07:33 +00001376#define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
wdenkc00b5f82002-11-03 11:12:02 +00001377
wdenk00fe1612004-03-14 00:07:33 +00001378#define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
1379#define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
1380#define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
1381#define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
1382#define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
1383#define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
1384#define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
1385#define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
1386#define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
wdenkc00b5f82002-11-03 11:12:02 +00001387
wdenk00fe1612004-03-14 00:07:33 +00001388#define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
wdenkc00b5f82002-11-03 11:12:02 +00001389
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001390#endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
Stefan Roese326c9712005-08-01 16:41:48 +02001391
1392/******************************************************************************
1393 * GPIO macro register defines
1394 ******************************************************************************/
Stefan Roeseb30f2a12005-08-08 12:42:22 +02001395#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese326c9712005-08-01 16:41:48 +02001396#define GPIO_BASE0 (CFG_PERIPHERAL_BASE+0x00000B00)
1397#define GPIO_BASE1 (CFG_PERIPHERAL_BASE+0x00000C00)
1398
1399#define GPIO0_OR (GPIO_BASE0+0x0)
1400#define GPIO0_TCR (GPIO_BASE0+0x4)
1401#define GPIO0_OSRL (GPIO_BASE0+0x8)
1402#define GPIO0_OSRH (GPIO_BASE0+0xC)
1403#define GPIO0_TSRL (GPIO_BASE0+0x10)
1404#define GPIO0_TSRH (GPIO_BASE0+0x14)
1405#define GPIO0_ODR (GPIO_BASE0+0x18)
1406#define GPIO0_IR (GPIO_BASE0+0x1C)
1407#define GPIO0_RR1 (GPIO_BASE0+0x20)
1408#define GPIO0_RR2 (GPIO_BASE0+0x24)
1409#define GPIO0_RR3 (GPIO_BASE0+0x28)
1410#define GPIO0_ISR1L (GPIO_BASE0+0x30)
1411#define GPIO0_ISR1H (GPIO_BASE0+0x34)
1412#define GPIO0_ISR2L (GPIO_BASE0+0x38)
1413#define GPIO0_ISR2H (GPIO_BASE0+0x3C)
1414#define GPIO0_ISR3L (GPIO_BASE0+0x40)
1415#define GPIO0_ISR3H (GPIO_BASE0+0x44)
1416
1417#define GPIO1_OR (GPIO_BASE1+0x0)
1418#define GPIO1_TCR (GPIO_BASE1+0x4)
1419#define GPIO1_OSRL (GPIO_BASE1+0x8)
1420#define GPIO1_OSRH (GPIO_BASE1+0xC)
1421#define GPIO1_TSRL (GPIO_BASE1+0x10)
1422#define GPIO1_TSRH (GPIO_BASE1+0x14)
1423#define GPIO1_ODR (GPIO_BASE1+0x18)
1424#define GPIO1_IR (GPIO_BASE1+0x1C)
1425#define GPIO1_RR1 (GPIO_BASE1+0x20)
1426#define GPIO1_RR2 (GPIO_BASE1+0x24)
1427#define GPIO1_RR3 (GPIO_BASE1+0x28)
1428#define GPIO1_ISR1L (GPIO_BASE1+0x30)
1429#define GPIO1_ISR1H (GPIO_BASE1+0x34)
1430#define GPIO1_ISR2L (GPIO_BASE1+0x38)
1431#define GPIO1_ISR2H (GPIO_BASE1+0x3C)
1432#define GPIO1_ISR3L (GPIO_BASE1+0x40)
1433#define GPIO1_ISR3H (GPIO_BASE1+0x44)
1434#endif
1435
wdenkc00b5f82002-11-03 11:12:02 +00001436/*
1437 * Macros for accessing the indirect EBC registers
1438 */
wdenk6148e742005-04-03 20:55:38 +00001439#define mtebc(reg, data) mtdcr(ebccfga,reg);mtdcr(ebccfgd,data)
1440#define mfebc(reg, data) mtdcr(ebccfga,reg);data = mfdcr(ebccfgd)
wdenkc00b5f82002-11-03 11:12:02 +00001441
1442/*
1443 * Macros for accessing the indirect SDRAM controller registers
1444 */
wdenk6148e742005-04-03 20:55:38 +00001445#define mtsdram(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
1446#define mfsdram(reg, data) mtdcr(memcfga,reg);data = mfdcr(memcfgd)
wdenkc00b5f82002-11-03 11:12:02 +00001447
wdenk544e9732004-02-06 23:19:44 +00001448/*
1449 * Macros for accessing the indirect clocking controller registers
1450 */
wdenk6148e742005-04-03 20:55:38 +00001451#define mtclk(reg, data) mtdcr(clkcfga,reg);mtdcr(clkcfgd,data)
1452#define mfclk(reg, data) mtdcr(clkcfga,reg);data = mfdcr(clkcfgd)
wdenk544e9732004-02-06 23:19:44 +00001453
1454/*
1455 * Macros for accessing the sdr controller registers
1456 */
wdenk6148e742005-04-03 20:55:38 +00001457#define mtsdr(reg, data) mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,data)
1458#define mfsdr(reg, data) mtdcr(sdrcfga,reg);data = mfdcr(sdrcfgd)
wdenk544e9732004-02-06 23:19:44 +00001459
wdenkc00b5f82002-11-03 11:12:02 +00001460
1461#ifndef __ASSEMBLY__
1462
wdenk6148e742005-04-03 20:55:38 +00001463typedef struct {
1464 unsigned long pllFwdDivA;
1465 unsigned long pllFwdDivB;
1466 unsigned long pllFbkDiv;
1467 unsigned long pllOpbDiv;
Stefan Roese326c9712005-08-01 16:41:48 +02001468 unsigned long pllPciDiv;
wdenk6148e742005-04-03 20:55:38 +00001469 unsigned long pllExtBusDiv;
1470 unsigned long freqVCOMhz; /* in MHz */
1471 unsigned long freqProcessor;
Stefan Roese326c9712005-08-01 16:41:48 +02001472 unsigned long freqTmrClk;
wdenk6148e742005-04-03 20:55:38 +00001473 unsigned long freqPLB;
1474 unsigned long freqOPB;
1475 unsigned long freqEPB;
Stefan Roese326c9712005-08-01 16:41:48 +02001476 unsigned long freqPCI;
1477 unsigned long pciIntArbEn; /* Internal PCI arbiter is enabled */
1478 unsigned long pciClkSync; /* PCI clock is synchronous */
wdenkc00b5f82002-11-03 11:12:02 +00001479} PPC440_SYS_INFO;
1480
wdenk544e9732004-02-06 23:19:44 +00001481#endif /* _ASMLANGUAGE */
wdenkc00b5f82002-11-03 11:12:02 +00001482
wdenk6148e742005-04-03 20:55:38 +00001483#define RESET_VECTOR 0xfffffffc
1484#define CACHELINE_MASK (CFG_CACHELINE_SIZE - 1) /* Address mask for */
1485 /* cache line aligned data. */
wdenkc00b5f82002-11-03 11:12:02 +00001486
1487#endif /* __PPC440_H__ */