Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2011 The Chromium OS Authors. |
| 3 | * (C) Copyright 2008 |
| 4 | * Graeme Russ, graeme.russ@gmail.com. |
| 5 | * |
| 6 | * SPDX-License-Identifier: GPL-2.0+ |
| 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
| 16 | #include <configs/x86-common.h> |
| 17 | |
| 18 | #define CONFIG_SYS_CAR_ADDR 0xff7e0000 |
| 19 | #define CONFIG_SYS_CAR_SIZE (128 * 1024) |
| 20 | #define CONFIG_SYS_MONITOR_LEN (1 << 20) |
Simon Glass | 268eefd | 2014-11-12 22:42:28 -0700 | [diff] [blame] | 21 | #define CONFIG_DCACHE_RAM_MRC_VAR_SIZE 0x4000 |
Simon Glass | 6622b34 | 2014-11-12 22:42:08 -0700 | [diff] [blame] | 22 | #define CONFIG_SYS_X86_START16 0xfffff800 |
Simon Glass | 9a44768 | 2014-11-12 22:42:25 -0700 | [diff] [blame] | 23 | #define CONFIG_BOARD_EARLY_INIT_F |
Simon Glass | 268eefd | 2014-11-12 22:42:28 -0700 | [diff] [blame] | 24 | #define CONFIG_DISPLAY_CPUINFO |
Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 25 | |
Simon Glass | 6622b34 | 2014-11-12 22:42:08 -0700 | [diff] [blame] | 26 | #define CONFIG_X86_RESET_VECTOR |
Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 27 | #define CONFIG_NR_DRAM_BANKS 8 |
Bin Meng | 293f497 | 2014-12-17 15:50:42 +0800 | [diff] [blame] | 28 | #define CONFIG_X86_MRC_ADDR 0xfffa0000 |
Simon Glass | 268eefd | 2014-11-12 22:42:28 -0700 | [diff] [blame] | 29 | #define CONFIG_CACHE_MRC_SIZE_KB 512 |
Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 30 | |
Bin Meng | 7bb2c3c | 2014-12-17 15:50:47 +0800 | [diff] [blame] | 31 | #define CONFIG_X86_SERIAL |
Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 32 | |
| 33 | #define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_INTEL, \ |
| 34 | PCI_DEVICE_ID_INTEL_NM10_AHCI}, \ |
| 35 | {PCI_VENDOR_ID_INTEL, \ |
| 36 | PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_MOBILE}, \ |
| 37 | {PCI_VENDOR_ID_INTEL, \ |
| 38 | PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_SERIES6}, \ |
| 39 | {PCI_VENDOR_ID_INTEL, \ |
| 40 | PCI_DEVICE_ID_INTEL_PANTHERPOINT_AHCI_MOBILE} |
| 41 | |
Bin Meng | 7dbc93c | 2014-12-17 15:50:43 +0800 | [diff] [blame] | 42 | #define CONFIG_X86_OPTION_ROM_FILE pci8086,0166.bin |
Simon Glass | d0d60be | 2014-11-14 20:56:38 -0700 | [diff] [blame] | 43 | #define CONFIG_X86_OPTION_ROM_ADDR 0xfff90000 |
| 44 | #define CONFIG_VIDEO_X86 |
Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 45 | |
Simon Glass | 3274ae0 | 2014-11-12 22:42:13 -0700 | [diff] [blame] | 46 | #define CONFIG_PCI_MEM_BUS 0xe0000000 |
| 47 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS |
| 48 | #define CONFIG_PCI_MEM_SIZE 0x10000000 |
| 49 | |
| 50 | #define CONFIG_PCI_PREF_BUS 0xd0000000 |
| 51 | #define CONFIG_PCI_PREF_PHYS CONFIG_PCI_PREF_BUS |
| 52 | #define CONFIG_PCI_PREF_SIZE 0x10000000 |
| 53 | |
| 54 | #define CONFIG_PCI_IO_BUS 0x1000 |
| 55 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS |
| 56 | #define CONFIG_PCI_IO_SIZE 0xefff |
| 57 | |
Simon Glass | 1099fcc | 2014-11-14 18:18:29 -0700 | [diff] [blame] | 58 | #define CONFIG_SYS_EARLY_PCI_INIT |
| 59 | #define CONFIG_PCI_PNP |
| 60 | |
Simon Glass | 51e68a9 | 2014-11-14 20:56:44 -0700 | [diff] [blame] | 61 | #define CONFIG_BIOSEMU |
| 62 | #define VIDEO_IO_OFFSET 0 |
| 63 | #define CONFIG_X86EMU_RAW_IO |
| 64 | |
Simon Glass | 7f251c4 | 2014-11-14 20:56:45 -0700 | [diff] [blame] | 65 | #define CONFIG_CROS_EC |
| 66 | #define CONFIG_CROS_EC_LPC |
| 67 | #define CONFIG_CMD_CROS_EC |
| 68 | #define CONFIG_ARCH_EARLY_INIT_R |
| 69 | |
Simon Glass | 0b36ecd | 2014-11-12 22:42:07 -0700 | [diff] [blame] | 70 | #define CONFIG_STD_DEVICES_SETTINGS "stdin=usbkbd,vga,serial\0" \ |
| 71 | "stdout=vga,serial\0" \ |
| 72 | "stderr=vga,serial\0" |
| 73 | |
| 74 | #endif /* __CONFIG_H */ |