blob: 175b01ef84a9f12565b3d29529b30cbdcb9becd8 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
19
20#define CONFIG_TIMESTAMP /* Print image info with timestamp */
21
Marek Vasut621ea082016-02-11 13:59:46 +010022/* add target to build it automatically upon "make" */
23#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
24
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025/*
26 * Memory configurations
27 */
28#define CONFIG_NR_DRAM_BANKS 1
29#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010030#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020031#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
32#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080033#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020034#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080036#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
37#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
38#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
39#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
46#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
47#define CONFIG_SYS_TEXT_BASE 0x08000040
48#else
49#define CONFIG_SYS_TEXT_BASE 0x01000040
50#endif
51
52/*
53 * U-Boot general configurations
54 */
55#define CONFIG_SYS_LONGHELP
56#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
57#define CONFIG_SYS_PBSIZE \
58 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
59 /* Print buffer size */
60#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
61#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
62 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063#define CONFIG_AUTO_COMPLETE /* Command auto complete */
64#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020065
Marek Vasut4a065842015-12-05 20:08:21 +010066#ifndef CONFIG_SYS_HOSTNAME
67#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
68#endif
69
Dalon Westergreenbfd74c62017-04-13 07:30:29 -070070#define CONFIG_CMD_PXE
71#define CONFIG_MENU
72
Pavel Machek5e2d70a2014-09-08 14:08:45 +020073/*
74 * Cache
75 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020076#define CONFIG_SYS_L2_PL310
77#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
78
79/*
Marek Vasutccc5c242014-09-27 01:18:29 +020080 * EPCS/EPCQx1 Serial Flash Controller
81 */
82#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020083#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020084/*
85 * The base address is configurable in QSys, each board must specify the
86 * base address based on it's particular FPGA configuration. Please note
87 * that the address here is incremented by 0x400 from the Base address
88 * selected in QSys, since the SPI registers are at offset +0x400.
89 * #define CONFIG_SYS_SPI_BASE 0xff240400
90 */
91#endif
92
93/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020094 * Ethernet on SoC (EMAC)
95 */
96#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020097#define CONFIG_DW_ALTDESCRIPTOR
98#define CONFIG_MII
99#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200100#endif
101
102/*
103 * FPGA Driver
104 */
105#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200106#define CONFIG_FPGA_COUNT 1
107#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +0800108
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200109/*
110 * L4 OSC1 Timer 0
111 */
112/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
113#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
114#define CONFIG_SYS_TIMER_COUNTS_DOWN
115#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
116#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
117#define CONFIG_SYS_TIMER_RATE 2400000
118#else
119#define CONFIG_SYS_TIMER_RATE 25000000
120#endif
121
122/*
123 * L4 Watchdog
124 */
125#ifdef CONFIG_HW_WATCHDOG
126#define CONFIG_DESIGNWARE_WATCHDOG
127#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
128#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300129#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200130#endif
131
132/*
133 * MMC Driver
134 */
135#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200136#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200137/* FIXME */
138/* using smaller max blk cnt to avoid flooding the limited stack we have */
139#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
140#endif
141
Stefan Roese9a468c02014-11-07 12:37:52 +0100142/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100143 * NAND Support
144 */
145#ifdef CONFIG_NAND_DENALI
146#define CONFIG_SYS_MAX_NAND_DEVICE 1
147#define CONFIG_SYS_NAND_MAX_CHIPS 1
148#define CONFIG_SYS_NAND_ONFI_DETECTION
149#define CONFIG_NAND_DENALI_ECC_SIZE 512
150#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
151#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
152#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
153#endif
154
155/*
Stefan Roese623a5412014-10-30 09:33:13 +0100156 * I2C support
157 */
158#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100159#define CONFIG_SYS_I2C_BUS_MAX 4
160#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
161#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
162#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
163#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
164/* Using standard mode which the speed up to 100Kb/s */
165#define CONFIG_SYS_I2C_SPEED 100000
166#define CONFIG_SYS_I2C_SPEED1 100000
167#define CONFIG_SYS_I2C_SPEED2 100000
168#define CONFIG_SYS_I2C_SPEED3 100000
169/* Address of device when used as slave */
170#define CONFIG_SYS_I2C_SLAVE 0x02
171#define CONFIG_SYS_I2C_SLAVE1 0x02
172#define CONFIG_SYS_I2C_SLAVE2 0x02
173#define CONFIG_SYS_I2C_SLAVE3 0x02
174#ifndef __ASSEMBLY__
175/* Clock supplied to I2C controller in unit of MHz */
176unsigned int cm_get_l4_sp_clk_hz(void);
177#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
178#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200179
180/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100181 * QSPI support
182 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100183/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200184#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100185#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200186#define CONFIG_MTD_DEVICE
187#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800188#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200189#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100190/* QSPI reference clock */
191#ifndef __ASSEMBLY__
192unsigned int cm_get_qspi_controller_clk_hz(void);
193#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
194#endif
195#define CONFIG_CQSPI_DECODER 0
Vignesh R4f06bf22016-12-21 10:42:32 +0530196#define CONFIG_BOUNCE_BUFFER
Stefan Roese9a468c02014-11-07 12:37:52 +0100197
Marek Vasutcabc3b42015-08-19 23:23:53 +0200198/*
199 * Designware SPI support
200 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100201
Stefan Roese9a468c02014-11-07 12:37:52 +0100202/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200203 * Serial Driver
204 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200205#define CONFIG_SYS_NS16550_SERIAL
206#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200207#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
208#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800209#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
210#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200211#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800212#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
213#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
214#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200215#endif
216#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200217
218/*
Marek Vasut9f193122014-10-24 23:34:25 +0200219 * USB
220 */
Marek Vasut9f193122014-10-24 23:34:25 +0200221
222/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100223 * USB Gadget (DFU, UMS)
224 */
225#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200226#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100227
Marek Vasut4bd64e82016-10-29 21:15:56 +0200228#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100229#define DFU_DEFAULT_POLL_TIMEOUT 300
230
231/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300232#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
233#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100234#endif
235
236/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200237 * U-Boot environment
238 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100239#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700240#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100241#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200242
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800243/* Environment for SDMMC boot */
244#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700245#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
246#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800247#endif
248
Chin Liang See713e5b12016-02-24 16:50:22 +0800249/* Environment for QSPI boot */
250#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
251#define CONFIG_ENV_OFFSET 0x00100000
252#define CONFIG_ENV_SECT_SIZE (64 * 1024)
253#endif
254
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200255/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800256 * mtd partitioning for serial NOR flash
257 *
258 * device nor0 <ff705000.spi.0>, # parts = 6
259 * #: name size offset mask_flags
260 * 0: u-boot 0x00100000 0x00000000 0
261 * 1: env1 0x00040000 0x00100000 0
262 * 2: env2 0x00040000 0x00140000 0
263 * 3: UBI 0x03e80000 0x00180000 0
264 * 4: boot 0x00e80000 0x00180000 0
265 * 5: rootfs 0x01000000 0x01000000 0
266 *
267 */
268#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
269#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
270 "1m(u-boot)," \
271 "256k(env1)," \
272 "256k(env2)," \
273 "14848k(boot)," \
274 "16m(rootfs)," \
275 "-@1536k(UBI)\0"
276#endif
277
278/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200279 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200280 *
281 * SRAM Memory layout:
282 *
283 * 0xFFFF_0000 ...... Start of SRAM
284 * 0xFFFF_xxxx ...... Top of stack (grows down)
285 * 0xFFFF_yyyy ...... Malloc area
286 * 0xFFFF_zzzz ...... Global Data
287 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200288 */
289#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200290#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800291#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200292
Marek Vasut1029caf2015-07-10 00:04:23 +0200293/* SPL SDMMC boot support */
294#ifdef CONFIG_SPL_MMC_SUPPORT
295#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200296#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700297#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
298#endif
299#else
300#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
301#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200302#endif
303#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200304
Marek Vasutcadf2f92015-07-21 07:50:03 +0200305/* SPL QSPI boot support */
306#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200307#define CONFIG_SPL_SPI_LOAD
308#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
309#endif
310
Marek Vasut7e442d92015-12-20 04:00:46 +0100311/* SPL NAND boot support */
312#ifdef CONFIG_SPL_NAND_SUPPORT
313#define CONFIG_SYS_NAND_USE_FLASH_BBT
314#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
315#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
316#endif
317
Dinh Nguyen757774a2015-03-30 17:01:12 -0500318/*
319 * Stack setup
320 */
321#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
322
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700323/* Extra Environment */
324#ifndef CONFIG_SPL_BUILD
325#include <config_distro_defaults.h>
326
327#ifdef CONFIG_CMD_PXE
328#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
329#else
330#define BOOT_TARGET_DEVICES_PXE(func)
331#endif
332
333#ifdef CONFIG_CMD_MMC
334#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
335#else
336#define BOOT_TARGET_DEVICES_MMC(func)
337#endif
338
339#define BOOT_TARGET_DEVICES(func) \
340 BOOT_TARGET_DEVICES_MMC(func) \
341 BOOT_TARGET_DEVICES_PXE(func) \
342 func(DHCP, dhcp, na)
343
344#include <config_distro_bootcmd.h>
345
346#ifndef CONFIG_EXTRA_ENV_SETTINGS
347#define CONFIG_EXTRA_ENV_SETTINGS \
348 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
349 "bootm_size=0xa000000\0" \
350 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
351 "fdt_addr_r=0x02000000\0" \
352 "scriptaddr=0x02100000\0" \
353 "pxefile_addr_r=0x02200000\0" \
354 "ramdisk_addr_r=0x02300000\0" \
355 BOOTENV
356
357#endif
358#endif
359
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600360#endif /* __CONFIG_SOCFPGA_COMMON_H__ */