blob: 881960200b0c74447f72a1079cfffce5f7b58e9d [file] [log] [blame]
Heiko Schocher3757e972013-12-02 07:47:23 +01001/*
2 * Common board functions for siemens AT91SAM9G45 based boards
3 * (C) Copyright 2013 Siemens AG
4 *
5 * Based on:
6 * U-Boot file: include/configs/at91sam9m10g45ek.h
7 * (C) Copyright 2007-2008
8 * Stelian Pop <stelian@popies.net>
9 * Lead Tech Design <www.leadtechdesign.com>
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
17#include <asm/hardware.h>
Heiko Schocher8189a082015-08-21 11:28:19 +020018#include <linux/sizes.h>
Heiko Schocher3757e972013-12-02 07:47:23 +010019
Heiko Schocher3757e972013-12-02 07:47:23 +010020/*
21 * Warning: changing CONFIG_SYS_TEXT_BASE requires
22 * adapting the initial boot program.
23 * Since the linker has to swallow that define, we must use a pure
24 * hex number here!
25 */
26
Heiko Schocher25d74a32014-10-31 08:31:06 +010027#define CONFIG_SYS_TEXT_BASE 0x72000000
Heiko Schocher3757e972013-12-02 07:47:23 +010028
Heiko Schocher3757e972013-12-02 07:47:23 +010029#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
30
31/* ARM asynchronous clock */
32#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
33#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Heiko Schocher3757e972013-12-02 07:47:23 +010034
Heiko Schocher3757e972013-12-02 07:47:23 +010035#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36#define CONFIG_SETUP_MEMORY_TAGS
37#define CONFIG_INITRD_TAG
Heiko Schocher914aff12016-05-25 07:23:45 +020038#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Heiko Schocher3757e972013-12-02 07:47:23 +010039
Heiko Schocher3757e972013-12-02 07:47:23 +010040/* general purpose I/O */
41#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
42#define CONFIG_AT91_GPIO
43#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
44
45/* serial console */
Heiko Schocher3757e972013-12-02 07:47:23 +010046#define CONFIG_USART_BASE ATMEL_BASE_DBGU
47#define CONFIG_USART_ID ATMEL_ID_SYS
48
49/* LED */
50#define CONFIG_AT91_LED
51#define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
52#define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
53
Heiko Schocher3757e972013-12-02 07:47:23 +010054
55/*
56 * BOOTP options
57 */
58#define CONFIG_BOOTP_BOOTFILESIZE
59#define CONFIG_BOOTP_BOOTPATH
60#define CONFIG_BOOTP_GATEWAY
61#define CONFIG_BOOTP_HOSTNAME
62
Heiko Schocher3757e972013-12-02 07:47:23 +010063/* SDRAM */
64#define CONFIG_NR_DRAM_BANKS 1
65#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
66#define CONFIG_SYS_SDRAM_SIZE 0x08000000
67
68#define CONFIG_SYS_INIT_SP_ADDR \
Heiko Schocher938a3352017-06-22 07:42:50 +020069 (CONFIG_SYS_SDRAM_BASE + SZ_32K - GENERATED_GBL_DATA_SIZE)
Heiko Schocher3757e972013-12-02 07:47:23 +010070
Heiko Schocher3757e972013-12-02 07:47:23 +010071/* NAND flash */
72#ifdef CONFIG_CMD_NAND
73#define CONFIG_NAND_ATMEL
74#define CONFIG_SYS_MAX_NAND_DEVICE 1
75#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
76#define CONFIG_SYS_NAND_DBW_8
77/* our ALE is AD21 */
78#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
79/* our CLE is AD22 */
80#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
81#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
Heiko Schocher22ab1322014-11-18 11:53:53 +010082#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Heiko Schocher3757e972013-12-02 07:47:23 +010083#endif
84
85/* Ethernet */
86#define CONFIG_MACB
87#define CONFIG_RMII
88#define CONFIG_NET_RETRY_COUNT 20
89#define CONFIG_AT91_WANTS_COMMON_PHY
90
Heiko Schocher08c5df22015-08-21 11:28:20 +020091#define CONFIG_MTD_DEVICE
92#define CONFIG_MTD_PARTITIONS
93
Heiko Schocher08c5df22015-08-21 11:28:20 +020094/* DFU class support */
Heiko Schocher08c5df22015-08-21 11:28:20 +020095#define CONFIG_SYS_DFU_DATA_BUF_SIZE (SZ_1M)
96#define DFU_MANIFEST_POLL_TIMEOUT 25000
97
Heiko Schocher08c5df22015-08-21 11:28:20 +020098#define CONFIG_SYS_LOAD_ADDR ATMEL_BASE_CS6
Heiko Schocher3757e972013-12-02 07:47:23 +010099
100/* bootstrap + u-boot + env in nandflash */
Heiko Schocher3757e972013-12-02 07:47:23 +0100101#define CONFIG_ENV_OFFSET 0x100000
102#define CONFIG_ENV_OFFSET_REDUND 0x180000
Heiko Schocher8189a082015-08-21 11:28:19 +0200103#define CONFIG_ENV_SIZE SZ_128K
Heiko Schocher3757e972013-12-02 07:47:23 +0100104
105#define CONFIG_BOOTCOMMAND \
106 "nand read 0x70000000 0x200000 0x300000;" \
107 "bootm 0x70000000"
108#define CONFIG_BOOTARGS \
109 "console=ttyS0,115200 earlyprintk " \
110 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
111 "256k(env),256k(env_redundant),256k(spare)," \
112 "512k(dtb),6M(kernel)ro,-(rootfs) " \
113 "root=/dev/mtdblock7 rw rootfstype=jffs2"
114
Heiko Schocher3757e972013-12-02 07:47:23 +0100115#define CONFIG_SYS_CBSIZE 256
116#define CONFIG_SYS_MAXARGS 16
117#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
118 sizeof(CONFIG_SYS_PROMPT) + 16)
119#define CONFIG_SYS_LONGHELP
120#define CONFIG_CMDLINE_EDITING
121#define CONFIG_AUTO_COMPLETE
Heiko Schocher3757e972013-12-02 07:47:23 +0100122
123/*
124 * Size of malloc() pool
125 */
126#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
Heiko Schocher8189a082015-08-21 11:28:19 +0200127 SZ_4M, 0x1000)
128
Heiko Schocher25d74a32014-10-31 08:31:06 +0100129/* Defines for SPL */
130#define CONFIG_SPL_FRAMEWORK
131#define CONFIG_SPL_TEXT_BASE 0x300000
Heiko Schocher8189a082015-08-21 11:28:19 +0200132#define CONFIG_SPL_MAX_SIZE (12 * SZ_1K)
133#define CONFIG_SPL_STACK (SZ_16K)
Heiko Schocher25d74a32014-10-31 08:31:06 +0100134
135#define CONFIG_SPL_BSS_START_ADDR CONFIG_SPL_MAX_SIZE
Heiko Schocher8189a082015-08-21 11:28:19 +0200136#define CONFIG_SPL_BSS_MAX_SIZE (SZ_2K)
Heiko Schocher25d74a32014-10-31 08:31:06 +0100137
Heiko Schocher25d74a32014-10-31 08:31:06 +0100138#define CONFIG_SPL_NAND_DRIVERS
139#define CONFIG_SPL_NAND_BASE
140#define CONFIG_SPL_NAND_ECC
141#define CONFIG_SPL_NAND_RAW_ONLY
142#define CONFIG_SPL_NAND_SOFTECC
143#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
144#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
145#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
146#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
147#define CONFIG_SYS_NAND_5_ADDR_CYCLE
148
Heiko Schocher8189a082015-08-21 11:28:19 +0200149#define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K
150#define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K)
Heiko Schocher25d74a32014-10-31 08:31:06 +0100151#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
152 CONFIG_SYS_NAND_PAGE_SIZE)
153#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
154#define CONFIG_SYS_NAND_ECCSIZE 256
155#define CONFIG_SYS_NAND_ECCBYTES 3
156#define CONFIG_SYS_NAND_OOBSIZE 64
157#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
158 48, 49, 50, 51, 52, 53, 54, 55, \
159 56, 57, 58, 59, 60, 61, 62, 63, }
160
161#define CONFIG_SPL_ATMEL_SIZE
162#define CONFIG_SYS_MASTER_CLOCK 132096000
163#define AT91_PLL_LOCK_TIMEOUT 1000000
164#define CONFIG_SYS_AT91_PLLA 0x20c73f03
165#define CONFIG_SYS_MCKR 0x1301
166#define CONFIG_SYS_MCKR_CSS 0x1302
167
Heiko Schocher3757e972013-12-02 07:47:23 +0100168#endif