blob: ab1c32d10e791ab0a8f4d56f927b73d6215d8ed8 [file] [log] [blame]
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05301/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __DDR_H__
8#define __DDR_H__
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05309struct board_specific_parameters {
10 u32 n_ranks;
11 u32 datarate_mhz_high;
12 u32 rank_gb;
13 u32 clk_adjust;
14 u32 wrlvl_start;
15 u32 wrlvl_ctl_2;
16 u32 wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017};
18
19/*
20 * These tables contain all valid speeds we want to override with board
21 * specific parameters. datarate_mhz_high values need to be in ascending order
22 * for each n_ranks group.
23 */
24
25static const struct board_specific_parameters udimm0[] = {
26 /*
27 * memory controller 0
Priyanka Jain37e7f6a2014-02-26 09:38:37 +053028 * num| hi| rank| clk| wrlvl | wrlvl
29 * ranks| mhz| GB |adjst| start | ctl2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053030 */
Priyanka Jain37e7f6a2014-02-26 09:38:37 +053031 {2, 833, 4, 4, 6, 0x06060607, 0x08080807},
32 {2, 833, 0, 4, 6, 0x06060607, 0x08080807},
33 {2, 1350, 4, 4, 7, 0x0708080A, 0x0A0B0C09},
34 {2, 1350, 0, 4, 7, 0x0708080A, 0x0A0B0C09},
35 {2, 1666, 4, 4, 7, 0x0808090B, 0x0C0D0E0A},
36 {2, 1666, 0, 4, 7, 0x0808090B, 0x0C0D0E0A},
37 {1, 833, 4, 4, 6, 0x06060607, 0x08080807},
38 {1, 833, 0, 4, 6, 0x06060607, 0x08080807},
39 {1, 1350, 4, 4, 7, 0x0708080A, 0x0A0B0C09},
40 {1, 1350, 0, 4, 7, 0x0708080A, 0x0A0B0C09},
41 {1, 1666, 4, 4, 7, 0x0808090B, 0x0C0D0E0A},
42 {1, 1666, 0, 4, 7, 0x0808090B, 0x0C0D0E0A},
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053043 {}
44};
45
46static const struct board_specific_parameters *udimms[] = {
47 udimm0,
48};
49#endif