blob: e94ac850c7515b66948a1f428cdab79619b2322c [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
8 *
9 * (C) Copyright 2003
10 * Texas Instruments, <www.ti.com>
11 * Kshitij Gupta <Kshitij@ti.com>
12 *
13 * (C) Copyright 2004
14 * ARM Ltd.
15 * Philippe Robin, <philippe.robin@arm.com>
16 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020017 * SPDX-License-Identifier: GPL-2.0+
wdenk4989f872004-03-14 15:06:13 +000018 */
19
20#include <common.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070021#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000022#include <asm/io.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000023#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000024#include "integrator-sc.h"
Ben Warren052a5ea2008-08-31 20:37:00 -070025
Wolfgang Denk6405a152006-03-31 18:32:53 +020026DECLARE_GLOBAL_DATA_PTR;
27
wdenk4989f872004-03-14 15:06:13 +000028void peripheral_power_enable (void);
29
30#if defined(CONFIG_SHOW_BOOT_PROGRESS)
31void show_boot_progress(int progress)
32{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020033 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000034}
35#endif
36
37#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
38
wdenk4989f872004-03-14 15:06:13 +000039/*
40 * Miscellaneous platform dependent initialisations
41 */
42
43int board_init (void)
44{
Linus Walleij4c08ac02011-11-09 06:15:59 +000045 u32 val;
46
wdenk4989f872004-03-14 15:06:13 +000047 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020048#ifdef CONFIG_ARCH_CINTEGRATOR
49 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
50#else
wdenk767fbd42004-10-10 18:41:04 +000051 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020052#endif
wdenk4989f872004-03-14 15:06:13 +000053
54 /* adress of boot parameters */
55 gd->bd->bi_boot_params = 0x00000100;
56
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020057#ifdef CONFIG_CM_REMAP
58extern void cm_remap(void);
59 cm_remap(); /* remaps writeable memory to 0x00000000 */
60#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020061
Linus Walleij6f716fe2011-11-09 06:16:37 +000062#ifdef CONFIG_ARCH_CINTEGRATOR
63 /*
64 * Flash protection on the Integrator/CP is in a simple register
65 */
66 val = readl(CP_FLASHPROG);
67 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
68 writel(val, CP_FLASHPROG);
69#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000070 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000071 * The Integrator/AP has some special protection mechanisms
72 * for the external memories, first the External Bus Interface (EBI)
73 * then the system controller (SC).
74 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000075 * The system comes up with the flash memory non-writable and
76 * configuration locked. If we want U-Boot to be used for flash
77 * access we cannot have the flash memory locked.
78 */
79 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
80 val = readl(EBI_BASE + EBI_CSR1_REG);
81 val &= EBI_CSR_WREN_MASK;
82 val |= EBI_CSR_WREN_ENABLE;
83 writel(val, EBI_BASE + EBI_CSR1_REG);
84 writel(0, EBI_BASE + EBI_LOCK_REG);
85
Linus Walleij6f716fe2011-11-09 06:16:37 +000086 /*
87 * Set up the system controller to remove write protection from
88 * the flash memory and enable Vpp
89 */
90 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
91#endif
92
wdenk4989f872004-03-14 15:06:13 +000093 icache_enable ();
94
wdenk4989f872004-03-14 15:06:13 +000095 return 0;
96}
97
wdenk4989f872004-03-14 15:06:13 +000098int misc_init_r (void)
99{
wdenk4989f872004-03-14 15:06:13 +0000100 setenv("verify", "n");
101 return (0);
102}
103
Linus Walleijfd042602011-10-23 21:02:03 +0000104/*
105 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
106 * from there, which means we cannot test the RAM underneath the ROM at this
107 * point. It will be unmapped later on, when we are executing from the
108 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
109 * RAM on higher addresses works fine.
110 */
111#define REMAPPED_FLASH_SZ 0x40000
112
wdenk4989f872004-03-14 15:06:13 +0000113int dram_init (void)
114{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000115 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200116#ifdef CONFIG_CM_SPD_DETECT
117 {
118extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000119 u32 cm_reg_sdram;
120 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200121
122 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200123 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200124
125 /* Obtain the SDRAM size from the CM SDRAM register */
126
Linus Walleijaa371bc2011-11-09 06:14:40 +0000127 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200128 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200129 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200130 * 0xXXXXXXbbb000bb 16 MB
131 * 0xXXXXXXbbb001bb 32 MB
132 * 0xXXXXXXbbb010bb 64 MB
133 * 0xXXXXXXbbb011bb 128 MB
134 * 0xXXXXXXbbb100bb 256 MB
135 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200136 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000137 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000138 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
139 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000140 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200141 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000142#else
Linus Walleijfd042602011-10-23 21:02:03 +0000143 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
144 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000145 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200146#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000147 /* We only have one bank of RAM, set it to whatever was detected */
148 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200149
wdenk4989f872004-03-14 15:06:13 +0000150 return 0;
151}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200152
Ben Warren0fd6aae2009-10-04 22:37:03 -0700153#ifdef CONFIG_CMD_NET
Ben Warren052a5ea2008-08-31 20:37:00 -0700154int board_eth_init(bd_t *bis)
155{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700156 int rc = 0;
157#ifdef CONFIG_SMC91111
158 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
159#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700160 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700161 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700162}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200163#endif