blob: 049c5711a890e00409d8a32370ffacab7e0e198e [file] [log] [blame]
Ley Foon Tan6751e7d2018-05-18 22:05:22 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2016-2018 Intel Corporation <www.intel.com>
4 *
5 */
6
7#include <common.h>
8#include <asm/arch/clock_manager.h>
9#include <asm/io.h>
10#include <asm/arch/handoff_s10.h>
11#include <asm/arch/system_manager.h>
12
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080013const struct cm_config * const cm_get_default_config(void)
14{
Chee Hong Ang38969012020-12-24 18:21:10 +080015#ifdef CONFIG_SPL_BUILD
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080016 struct cm_config *cm_handoff_cfg = (struct cm_config *)
17 (S10_HANDOFF_CLOCK + S10_HANDOFF_OFFSET_DATA);
18 u32 *conversion = (u32 *)cm_handoff_cfg;
19 u32 i;
20 u32 handoff_clk = readl(S10_HANDOFF_CLOCK);
21
22 if (swab32(handoff_clk) == S10_HANDOFF_MAGIC_CLOCK) {
23 writel(swab32(handoff_clk), S10_HANDOFF_CLOCK);
24 for (i = 0; i < (sizeof(*cm_handoff_cfg) / sizeof(u32)); i++)
25 conversion[i] = swab32(conversion[i]);
26 return cm_handoff_cfg;
27 } else if (handoff_clk == S10_HANDOFF_MAGIC_CLOCK) {
28 return cm_handoff_cfg;
29 }
Chee Hong Ang38969012020-12-24 18:21:10 +080030#endif
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080031 return NULL;
32}
33
34const unsigned int cm_get_osc_clk_hz(void)
35{
36#ifdef CONFIG_SPL_BUILD
Ley Foon Tan0767f8d2019-11-27 15:55:25 +080037
38 u32 clock = readl(HANDOFF_CLOCK_OSC);
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080039
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080040 writel(clock,
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080041 socfpga_get_sysmgr_addr() + SYSMGR_SOC64_BOOT_SCRATCH_COLD1);
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080042#endif
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080043 return readl(socfpga_get_sysmgr_addr() +
44 SYSMGR_SOC64_BOOT_SCRATCH_COLD1);
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080045}
46
47const unsigned int cm_get_intosc_clk_hz(void)
48{
49 return CLKMGR_INTOSC_HZ;
50}
51
52const unsigned int cm_get_fpga_clk_hz(void)
53{
54#ifdef CONFIG_SPL_BUILD
Ley Foon Tan0767f8d2019-11-27 15:55:25 +080055 u32 clock = readl(HANDOFF_CLOCK_FPGA);
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080056
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080057 writel(clock,
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080058 socfpga_get_sysmgr_addr() + SYSMGR_SOC64_BOOT_SCRATCH_COLD2);
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080059#endif
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080060 return readl(socfpga_get_sysmgr_addr() +
61 SYSMGR_SOC64_BOOT_SCRATCH_COLD2);
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080062}